1e1e7eb8e73e9d772de77cf387168f0dcf807a07
[kvmfornfv.git] / kernel / arch / x86 / kvm / lapic.c
1
2 /*
3  * Local APIC virtualization
4  *
5  * Copyright (C) 2006 Qumranet, Inc.
6  * Copyright (C) 2007 Novell
7  * Copyright (C) 2007 Intel
8  * Copyright 2009 Red Hat, Inc. and/or its affiliates.
9  *
10  * Authors:
11  *   Dor Laor <dor.laor@qumranet.com>
12  *   Gregory Haskins <ghaskins@novell.com>
13  *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
14  *
15  * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16  *
17  * This work is licensed under the terms of the GNU GPL, version 2.  See
18  * the COPYING file in the top-level directory.
19  */
20
21 #include <linux/kvm_host.h>
22 #include <linux/kvm.h>
23 #include <linux/mm.h>
24 #include <linux/highmem.h>
25 #include <linux/smp.h>
26 #include <linux/hrtimer.h>
27 #include <linux/io.h>
28 #include <linux/module.h>
29 #include <linux/math64.h>
30 #include <linux/slab.h>
31 #include <asm/processor.h>
32 #include <asm/msr.h>
33 #include <asm/page.h>
34 #include <asm/current.h>
35 #include <asm/apicdef.h>
36 #include <asm/delay.h>
37 #include <linux/atomic.h>
38 #include <linux/jump_label.h>
39 #include "kvm_cache_regs.h"
40 #include "irq.h"
41 #include "trace.h"
42 #include "x86.h"
43 #include "cpuid.h"
44
45 #ifndef CONFIG_X86_64
46 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47 #else
48 #define mod_64(x, y) ((x) % (y))
49 #endif
50
51 #define PRId64 "d"
52 #define PRIx64 "llx"
53 #define PRIu64 "u"
54 #define PRIo64 "o"
55
56 #define APIC_BUS_CYCLE_NS 1
57
58 /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59 #define apic_debug(fmt, arg...)
60
61 #define APIC_LVT_NUM                    6
62 /* 14 is the version for Xeon and Pentium 8.4.8*/
63 #define APIC_VERSION                    (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64 #define LAPIC_MMIO_LENGTH               (1 << 12)
65 /* followed define is not in apicdef.h */
66 #define APIC_SHORT_MASK                 0xc0000
67 #define APIC_DEST_NOSHORT               0x0
68 #define APIC_DEST_MASK                  0x800
69 #define MAX_APIC_VECTOR                 256
70 #define APIC_VECTORS_PER_REG            32
71
72 #define APIC_BROADCAST                  0xFF
73 #define X2APIC_BROADCAST                0xFFFFFFFFul
74
75 #define VEC_POS(v) ((v) & (32 - 1))
76 #define REG_POS(v) (((v) >> 5) << 4)
77
78 static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79 {
80         *((u32 *) (apic->regs + reg_off)) = val;
81 }
82
83 static inline int apic_test_vector(int vec, void *bitmap)
84 {
85         return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86 }
87
88 bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89 {
90         struct kvm_lapic *apic = vcpu->arch.apic;
91
92         return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93                 apic_test_vector(vector, apic->regs + APIC_IRR);
94 }
95
96 static inline void apic_set_vector(int vec, void *bitmap)
97 {
98         set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99 }
100
101 static inline void apic_clear_vector(int vec, void *bitmap)
102 {
103         clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104 }
105
106 static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107 {
108         return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109 }
110
111 static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112 {
113         return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114 }
115
116 struct static_key_deferred apic_hw_disabled __read_mostly;
117 struct static_key_deferred apic_sw_disabled __read_mostly;
118
119 static inline int apic_enabled(struct kvm_lapic *apic)
120 {
121         return kvm_apic_sw_enabled(apic) &&     kvm_apic_hw_enabled(apic);
122 }
123
124 #define LVT_MASK        \
125         (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127 #define LINT_MASK       \
128         (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129          APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131 static inline int kvm_apic_id(struct kvm_lapic *apic)
132 {
133         return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
134 }
135
136 /* The logical map is definitely wrong if we have multiple
137  * modes at the same time.  (Physical map is always right.)
138  */
139 static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
140 {
141         return !(map->mode & (map->mode - 1));
142 }
143
144 static inline void
145 apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
146 {
147         unsigned lid_bits;
148
149         BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER !=  4);
150         BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT    !=  8);
151         BUILD_BUG_ON(KVM_APIC_MODE_X2APIC        != 16);
152         lid_bits = map->mode;
153
154         *cid = dest_id >> lid_bits;
155         *lid = dest_id & ((1 << lid_bits) - 1);
156 }
157
158 static void recalculate_apic_map(struct kvm *kvm)
159 {
160         struct kvm_apic_map *new, *old = NULL;
161         struct kvm_vcpu *vcpu;
162         int i;
163
164         new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
165
166         mutex_lock(&kvm->arch.apic_map_lock);
167
168         if (!new)
169                 goto out;
170
171         kvm_for_each_vcpu(i, vcpu, kvm) {
172                 struct kvm_lapic *apic = vcpu->arch.apic;
173                 u16 cid, lid;
174                 u32 ldr, aid;
175
176                 if (!kvm_apic_present(vcpu))
177                         continue;
178
179                 aid = kvm_apic_id(apic);
180                 ldr = kvm_apic_get_reg(apic, APIC_LDR);
181
182                 if (aid < ARRAY_SIZE(new->phys_map))
183                         new->phys_map[aid] = apic;
184
185                 if (apic_x2apic_mode(apic)) {
186                         new->mode |= KVM_APIC_MODE_X2APIC;
187                 } else if (ldr) {
188                         ldr = GET_APIC_LOGICAL_ID(ldr);
189                         if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
190                                 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
191                         else
192                                 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
193                 }
194
195                 if (!kvm_apic_logical_map_valid(new))
196                         continue;
197
198                 apic_logical_id(new, ldr, &cid, &lid);
199
200                 if (lid && cid < ARRAY_SIZE(new->logical_map))
201                         new->logical_map[cid][ffs(lid) - 1] = apic;
202         }
203 out:
204         old = rcu_dereference_protected(kvm->arch.apic_map,
205                         lockdep_is_held(&kvm->arch.apic_map_lock));
206         rcu_assign_pointer(kvm->arch.apic_map, new);
207         mutex_unlock(&kvm->arch.apic_map_lock);
208
209         if (old)
210                 kfree_rcu(old, rcu);
211
212         kvm_make_scan_ioapic_request(kvm);
213 }
214
215 static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
216 {
217         bool enabled = val & APIC_SPIV_APIC_ENABLED;
218
219         apic_set_reg(apic, APIC_SPIV, val);
220
221         if (enabled != apic->sw_enabled) {
222                 apic->sw_enabled = enabled;
223                 if (enabled) {
224                         static_key_slow_dec_deferred(&apic_sw_disabled);
225                         recalculate_apic_map(apic->vcpu->kvm);
226                 } else
227                         static_key_slow_inc(&apic_sw_disabled.key);
228         }
229 }
230
231 static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
232 {
233         apic_set_reg(apic, APIC_ID, id << 24);
234         recalculate_apic_map(apic->vcpu->kvm);
235 }
236
237 static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
238 {
239         apic_set_reg(apic, APIC_LDR, id);
240         recalculate_apic_map(apic->vcpu->kvm);
241 }
242
243 static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
244 {
245         u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
246
247         apic_set_reg(apic, APIC_ID, id << 24);
248         apic_set_reg(apic, APIC_LDR, ldr);
249         recalculate_apic_map(apic->vcpu->kvm);
250 }
251
252 static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
253 {
254         return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
255 }
256
257 static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
258 {
259         return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
260 }
261
262 static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
263 {
264         return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
265 }
266
267 static inline int apic_lvtt_period(struct kvm_lapic *apic)
268 {
269         return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
270 }
271
272 static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
273 {
274         return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
275 }
276
277 static inline int apic_lvt_nmi_mode(u32 lvt_val)
278 {
279         return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
280 }
281
282 void kvm_apic_set_version(struct kvm_vcpu *vcpu)
283 {
284         struct kvm_lapic *apic = vcpu->arch.apic;
285         struct kvm_cpuid_entry2 *feat;
286         u32 v = APIC_VERSION;
287
288         if (!kvm_vcpu_has_lapic(vcpu))
289                 return;
290
291         feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
292         if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
293                 v |= APIC_LVR_DIRECTED_EOI;
294         apic_set_reg(apic, APIC_LVR, v);
295 }
296
297 static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
298         LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
299         LVT_MASK | APIC_MODE_MASK,      /* LVTTHMR */
300         LVT_MASK | APIC_MODE_MASK,      /* LVTPC */
301         LINT_MASK, LINT_MASK,   /* LVT0-1 */
302         LVT_MASK                /* LVTERR */
303 };
304
305 static int find_highest_vector(void *bitmap)
306 {
307         int vec;
308         u32 *reg;
309
310         for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
311              vec >= 0; vec -= APIC_VECTORS_PER_REG) {
312                 reg = bitmap + REG_POS(vec);
313                 if (*reg)
314                         return fls(*reg) - 1 + vec;
315         }
316
317         return -1;
318 }
319
320 static u8 count_vectors(void *bitmap)
321 {
322         int vec;
323         u32 *reg;
324         u8 count = 0;
325
326         for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
327                 reg = bitmap + REG_POS(vec);
328                 count += hweight32(*reg);
329         }
330
331         return count;
332 }
333
334 void __kvm_apic_update_irr(u32 *pir, void *regs)
335 {
336         u32 i, pir_val;
337
338         for (i = 0; i <= 7; i++) {
339                 pir_val = xchg(&pir[i], 0);
340                 if (pir_val)
341                         *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
342         }
343 }
344 EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
345
346 void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
347 {
348         struct kvm_lapic *apic = vcpu->arch.apic;
349
350         __kvm_apic_update_irr(pir, apic->regs);
351
352         kvm_make_request(KVM_REQ_EVENT, vcpu);
353 }
354 EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
355
356 static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
357 {
358         apic_set_vector(vec, apic->regs + APIC_IRR);
359         /*
360          * irr_pending must be true if any interrupt is pending; set it after
361          * APIC_IRR to avoid race with apic_clear_irr
362          */
363         apic->irr_pending = true;
364 }
365
366 static inline int apic_search_irr(struct kvm_lapic *apic)
367 {
368         return find_highest_vector(apic->regs + APIC_IRR);
369 }
370
371 static inline int apic_find_highest_irr(struct kvm_lapic *apic)
372 {
373         int result;
374
375         /*
376          * Note that irr_pending is just a hint. It will be always
377          * true with virtual interrupt delivery enabled.
378          */
379         if (!apic->irr_pending)
380                 return -1;
381
382         kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
383         result = apic_search_irr(apic);
384         ASSERT(result == -1 || result >= 16);
385
386         return result;
387 }
388
389 static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
390 {
391         struct kvm_vcpu *vcpu;
392
393         vcpu = apic->vcpu;
394
395         if (unlikely(kvm_vcpu_apic_vid_enabled(vcpu))) {
396                 /* try to update RVI */
397                 apic_clear_vector(vec, apic->regs + APIC_IRR);
398                 kvm_make_request(KVM_REQ_EVENT, vcpu);
399         } else {
400                 apic->irr_pending = false;
401                 apic_clear_vector(vec, apic->regs + APIC_IRR);
402                 if (apic_search_irr(apic) != -1)
403                         apic->irr_pending = true;
404         }
405 }
406
407 static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
408 {
409         struct kvm_vcpu *vcpu;
410
411         if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
412                 return;
413
414         vcpu = apic->vcpu;
415
416         /*
417          * With APIC virtualization enabled, all caching is disabled
418          * because the processor can modify ISR under the hood.  Instead
419          * just set SVI.
420          */
421         if (unlikely(kvm_x86_ops->hwapic_isr_update))
422                 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
423         else {
424                 ++apic->isr_count;
425                 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
426                 /*
427                  * ISR (in service register) bit is set when injecting an interrupt.
428                  * The highest vector is injected. Thus the latest bit set matches
429                  * the highest bit in ISR.
430                  */
431                 apic->highest_isr_cache = vec;
432         }
433 }
434
435 static inline int apic_find_highest_isr(struct kvm_lapic *apic)
436 {
437         int result;
438
439         /*
440          * Note that isr_count is always 1, and highest_isr_cache
441          * is always -1, with APIC virtualization enabled.
442          */
443         if (!apic->isr_count)
444                 return -1;
445         if (likely(apic->highest_isr_cache != -1))
446                 return apic->highest_isr_cache;
447
448         result = find_highest_vector(apic->regs + APIC_ISR);
449         ASSERT(result == -1 || result >= 16);
450
451         return result;
452 }
453
454 static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
455 {
456         struct kvm_vcpu *vcpu;
457         if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
458                 return;
459
460         vcpu = apic->vcpu;
461
462         /*
463          * We do get here for APIC virtualization enabled if the guest
464          * uses the Hyper-V APIC enlightenment.  In this case we may need
465          * to trigger a new interrupt delivery by writing the SVI field;
466          * on the other hand isr_count and highest_isr_cache are unused
467          * and must be left alone.
468          */
469         if (unlikely(kvm_x86_ops->hwapic_isr_update))
470                 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
471                                                apic_find_highest_isr(apic));
472         else {
473                 --apic->isr_count;
474                 BUG_ON(apic->isr_count < 0);
475                 apic->highest_isr_cache = -1;
476         }
477 }
478
479 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
480 {
481         int highest_irr;
482
483         /* This may race with setting of irr in __apic_accept_irq() and
484          * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
485          * will cause vmexit immediately and the value will be recalculated
486          * on the next vmentry.
487          */
488         if (!kvm_vcpu_has_lapic(vcpu))
489                 return 0;
490         highest_irr = apic_find_highest_irr(vcpu->arch.apic);
491
492         return highest_irr;
493 }
494
495 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
496                              int vector, int level, int trig_mode,
497                              unsigned long *dest_map);
498
499 int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
500                 unsigned long *dest_map)
501 {
502         struct kvm_lapic *apic = vcpu->arch.apic;
503
504         return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
505                         irq->level, irq->trig_mode, dest_map);
506 }
507
508 static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
509 {
510
511         return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
512                                       sizeof(val));
513 }
514
515 static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
516 {
517
518         return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
519                                       sizeof(*val));
520 }
521
522 static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
523 {
524         return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
525 }
526
527 static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
528 {
529         u8 val;
530         if (pv_eoi_get_user(vcpu, &val) < 0)
531                 apic_debug("Can't read EOI MSR value: 0x%llx\n",
532                            (unsigned long long)vcpu->arch.pv_eoi.msr_val);
533         return val & 0x1;
534 }
535
536 static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
537 {
538         if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
539                 apic_debug("Can't set EOI MSR value: 0x%llx\n",
540                            (unsigned long long)vcpu->arch.pv_eoi.msr_val);
541                 return;
542         }
543         __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
544 }
545
546 static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
547 {
548         if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
549                 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
550                            (unsigned long long)vcpu->arch.pv_eoi.msr_val);
551                 return;
552         }
553         __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
554 }
555
556 static void apic_update_ppr(struct kvm_lapic *apic)
557 {
558         u32 tpr, isrv, ppr, old_ppr;
559         int isr;
560
561         old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
562         tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
563         isr = apic_find_highest_isr(apic);
564         isrv = (isr != -1) ? isr : 0;
565
566         if ((tpr & 0xf0) >= (isrv & 0xf0))
567                 ppr = tpr & 0xff;
568         else
569                 ppr = isrv & 0xf0;
570
571         apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
572                    apic, ppr, isr, isrv);
573
574         if (old_ppr != ppr) {
575                 apic_set_reg(apic, APIC_PROCPRI, ppr);
576                 if (ppr < old_ppr)
577                         kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
578         }
579 }
580
581 static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
582 {
583         apic_set_reg(apic, APIC_TASKPRI, tpr);
584         apic_update_ppr(apic);
585 }
586
587 static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
588 {
589         if (apic_x2apic_mode(apic))
590                 return mda == X2APIC_BROADCAST;
591
592         return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
593 }
594
595 static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
596 {
597         if (kvm_apic_broadcast(apic, mda))
598                 return true;
599
600         if (apic_x2apic_mode(apic))
601                 return mda == kvm_apic_id(apic);
602
603         return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
604 }
605
606 static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
607 {
608         u32 logical_id;
609
610         if (kvm_apic_broadcast(apic, mda))
611                 return true;
612
613         logical_id = kvm_apic_get_reg(apic, APIC_LDR);
614
615         if (apic_x2apic_mode(apic))
616                 return ((logical_id >> 16) == (mda >> 16))
617                        && (logical_id & mda & 0xffff) != 0;
618
619         logical_id = GET_APIC_LOGICAL_ID(logical_id);
620         mda = GET_APIC_DEST_FIELD(mda);
621
622         switch (kvm_apic_get_reg(apic, APIC_DFR)) {
623         case APIC_DFR_FLAT:
624                 return (logical_id & mda) != 0;
625         case APIC_DFR_CLUSTER:
626                 return ((logical_id >> 4) == (mda >> 4))
627                        && (logical_id & mda & 0xf) != 0;
628         default:
629                 apic_debug("Bad DFR vcpu %d: %08x\n",
630                            apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
631                 return false;
632         }
633 }
634
635 /* KVM APIC implementation has two quirks
636  *  - dest always begins at 0 while xAPIC MDA has offset 24,
637  *  - IOxAPIC messages have to be delivered (directly) to x2APIC.
638  */
639 static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
640                                               struct kvm_lapic *target)
641 {
642         bool ipi = source != NULL;
643         bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
644
645         if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
646                 return X2APIC_BROADCAST;
647
648         return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
649 }
650
651 bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
652                            int short_hand, unsigned int dest, int dest_mode)
653 {
654         struct kvm_lapic *target = vcpu->arch.apic;
655         u32 mda = kvm_apic_mda(dest, source, target);
656
657         apic_debug("target %p, source %p, dest 0x%x, "
658                    "dest_mode 0x%x, short_hand 0x%x\n",
659                    target, source, dest, dest_mode, short_hand);
660
661         ASSERT(target);
662         switch (short_hand) {
663         case APIC_DEST_NOSHORT:
664                 if (dest_mode == APIC_DEST_PHYSICAL)
665                         return kvm_apic_match_physical_addr(target, mda);
666                 else
667                         return kvm_apic_match_logical_addr(target, mda);
668         case APIC_DEST_SELF:
669                 return target == source;
670         case APIC_DEST_ALLINC:
671                 return true;
672         case APIC_DEST_ALLBUT:
673                 return target != source;
674         default:
675                 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
676                            short_hand);
677                 return false;
678         }
679 }
680
681 bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
682                 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
683 {
684         struct kvm_apic_map *map;
685         unsigned long bitmap = 1;
686         struct kvm_lapic **dst;
687         int i;
688         bool ret, x2apic_ipi;
689
690         *r = -1;
691
692         if (irq->shorthand == APIC_DEST_SELF) {
693                 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
694                 return true;
695         }
696
697         if (irq->shorthand)
698                 return false;
699
700         x2apic_ipi = src && apic_x2apic_mode(src);
701         if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
702                 return false;
703
704         ret = true;
705         rcu_read_lock();
706         map = rcu_dereference(kvm->arch.apic_map);
707
708         if (!map) {
709                 ret = false;
710                 goto out;
711         }
712
713         if (irq->dest_mode == APIC_DEST_PHYSICAL) {
714                 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
715                         goto out;
716
717                 dst = &map->phys_map[irq->dest_id];
718         } else {
719                 u16 cid;
720
721                 if (!kvm_apic_logical_map_valid(map)) {
722                         ret = false;
723                         goto out;
724                 }
725
726                 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
727
728                 if (cid >= ARRAY_SIZE(map->logical_map))
729                         goto out;
730
731                 dst = map->logical_map[cid];
732
733                 if (kvm_lowest_prio_delivery(irq)) {
734                         int l = -1;
735                         for_each_set_bit(i, &bitmap, 16) {
736                                 if (!dst[i])
737                                         continue;
738                                 if (l < 0)
739                                         l = i;
740                                 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
741                                         l = i;
742                         }
743
744                         bitmap = (l >= 0) ? 1 << l : 0;
745                 }
746         }
747
748         for_each_set_bit(i, &bitmap, 16) {
749                 if (!dst[i])
750                         continue;
751                 if (*r < 0)
752                         *r = 0;
753                 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
754         }
755 out:
756         rcu_read_unlock();
757         return ret;
758 }
759
760 bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
761                         struct kvm_vcpu **dest_vcpu)
762 {
763         struct kvm_apic_map *map;
764         bool ret = false;
765         struct kvm_lapic *dst = NULL;
766
767         if (irq->shorthand)
768                 return false;
769
770         rcu_read_lock();
771         map = rcu_dereference(kvm->arch.apic_map);
772
773         if (!map)
774                 goto out;
775
776         if (irq->dest_mode == APIC_DEST_PHYSICAL) {
777                 if (irq->dest_id == 0xFF)
778                         goto out;
779
780                 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
781                         goto out;
782
783                 dst = map->phys_map[irq->dest_id];
784                 if (dst && kvm_apic_present(dst->vcpu))
785                         *dest_vcpu = dst->vcpu;
786                 else
787                         goto out;
788         } else {
789                 u16 cid;
790                 unsigned long bitmap = 1;
791                 int i, r = 0;
792
793                 if (!kvm_apic_logical_map_valid(map))
794                         goto out;
795
796                 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
797
798                 if (cid >= ARRAY_SIZE(map->logical_map))
799                         goto out;
800
801                 for_each_set_bit(i, &bitmap, 16) {
802                         dst = map->logical_map[cid][i];
803                         if (++r == 2)
804                                 goto out;
805                 }
806
807                 if (dst && kvm_apic_present(dst->vcpu))
808                         *dest_vcpu = dst->vcpu;
809                 else
810                         goto out;
811         }
812
813         ret = true;
814 out:
815         rcu_read_unlock();
816         return ret;
817 }
818
819 /*
820  * Add a pending IRQ into lapic.
821  * Return 1 if successfully added and 0 if discarded.
822  */
823 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
824                              int vector, int level, int trig_mode,
825                              unsigned long *dest_map)
826 {
827         int result = 0;
828         struct kvm_vcpu *vcpu = apic->vcpu;
829
830         trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
831                                   trig_mode, vector);
832         switch (delivery_mode) {
833         case APIC_DM_LOWEST:
834                 vcpu->arch.apic_arb_prio++;
835         case APIC_DM_FIXED:
836                 if (unlikely(trig_mode && !level))
837                         break;
838
839                 /* FIXME add logic for vcpu on reset */
840                 if (unlikely(!apic_enabled(apic)))
841                         break;
842
843                 result = 1;
844
845                 if (dest_map)
846                         __set_bit(vcpu->vcpu_id, dest_map);
847
848                 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
849                         if (trig_mode)
850                                 apic_set_vector(vector, apic->regs + APIC_TMR);
851                         else
852                                 apic_clear_vector(vector, apic->regs + APIC_TMR);
853                 }
854
855                 if (kvm_x86_ops->deliver_posted_interrupt)
856                         kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
857                 else {
858                         apic_set_irr(vector, apic);
859
860                         kvm_make_request(KVM_REQ_EVENT, vcpu);
861                         kvm_vcpu_kick(vcpu);
862                 }
863                 break;
864
865         case APIC_DM_REMRD:
866                 result = 1;
867                 vcpu->arch.pv.pv_unhalted = 1;
868                 kvm_make_request(KVM_REQ_EVENT, vcpu);
869                 kvm_vcpu_kick(vcpu);
870                 break;
871
872         case APIC_DM_SMI:
873                 result = 1;
874                 kvm_make_request(KVM_REQ_SMI, vcpu);
875                 kvm_vcpu_kick(vcpu);
876                 break;
877
878         case APIC_DM_NMI:
879                 result = 1;
880                 kvm_inject_nmi(vcpu);
881                 kvm_vcpu_kick(vcpu);
882                 break;
883
884         case APIC_DM_INIT:
885                 if (!trig_mode || level) {
886                         result = 1;
887                         /* assumes that there are only KVM_APIC_INIT/SIPI */
888                         apic->pending_events = (1UL << KVM_APIC_INIT);
889                         /* make sure pending_events is visible before sending
890                          * the request */
891                         smp_wmb();
892                         kvm_make_request(KVM_REQ_EVENT, vcpu);
893                         kvm_vcpu_kick(vcpu);
894                 } else {
895                         apic_debug("Ignoring de-assert INIT to vcpu %d\n",
896                                    vcpu->vcpu_id);
897                 }
898                 break;
899
900         case APIC_DM_STARTUP:
901                 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
902                            vcpu->vcpu_id, vector);
903                 result = 1;
904                 apic->sipi_vector = vector;
905                 /* make sure sipi_vector is visible for the receiver */
906                 smp_wmb();
907                 set_bit(KVM_APIC_SIPI, &apic->pending_events);
908                 kvm_make_request(KVM_REQ_EVENT, vcpu);
909                 kvm_vcpu_kick(vcpu);
910                 break;
911
912         case APIC_DM_EXTINT:
913                 /*
914                  * Should only be called by kvm_apic_local_deliver() with LVT0,
915                  * before NMI watchdog was enabled. Already handled by
916                  * kvm_apic_accept_pic_intr().
917                  */
918                 break;
919
920         default:
921                 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
922                        delivery_mode);
923                 break;
924         }
925         return result;
926 }
927
928 int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
929 {
930         return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
931 }
932
933 static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
934 {
935         return test_bit(vector, (ulong *)apic->vcpu->arch.eoi_exit_bitmap);
936 }
937
938 static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
939 {
940         int trigger_mode;
941
942         /* Eoi the ioapic only if the ioapic doesn't own the vector. */
943         if (!kvm_ioapic_handles_vector(apic, vector))
944                 return;
945
946         /* Request a KVM exit to inform the userspace IOAPIC. */
947         if (irqchip_split(apic->vcpu->kvm)) {
948                 apic->vcpu->arch.pending_ioapic_eoi = vector;
949                 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
950                 return;
951         }
952
953         if (apic_test_vector(vector, apic->regs + APIC_TMR))
954                 trigger_mode = IOAPIC_LEVEL_TRIG;
955         else
956                 trigger_mode = IOAPIC_EDGE_TRIG;
957
958         kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
959 }
960
961 static int apic_set_eoi(struct kvm_lapic *apic)
962 {
963         int vector = apic_find_highest_isr(apic);
964
965         trace_kvm_eoi(apic, vector);
966
967         /*
968          * Not every write EOI will has corresponding ISR,
969          * one example is when Kernel check timer on setup_IO_APIC
970          */
971         if (vector == -1)
972                 return vector;
973
974         apic_clear_isr(vector, apic);
975         apic_update_ppr(apic);
976
977         kvm_ioapic_send_eoi(apic, vector);
978         kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
979         return vector;
980 }
981
982 /*
983  * this interface assumes a trap-like exit, which has already finished
984  * desired side effect including vISR and vPPR update.
985  */
986 void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
987 {
988         struct kvm_lapic *apic = vcpu->arch.apic;
989
990         trace_kvm_eoi(apic, vector);
991
992         kvm_ioapic_send_eoi(apic, vector);
993         kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
994 }
995 EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
996
997 static void apic_send_ipi(struct kvm_lapic *apic)
998 {
999         u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
1000         u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
1001         struct kvm_lapic_irq irq;
1002
1003         irq.vector = icr_low & APIC_VECTOR_MASK;
1004         irq.delivery_mode = icr_low & APIC_MODE_MASK;
1005         irq.dest_mode = icr_low & APIC_DEST_MASK;
1006         irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1007         irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1008         irq.shorthand = icr_low & APIC_SHORT_MASK;
1009         irq.msi_redir_hint = false;
1010         if (apic_x2apic_mode(apic))
1011                 irq.dest_id = icr_high;
1012         else
1013                 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
1014
1015         trace_kvm_apic_ipi(icr_low, irq.dest_id);
1016
1017         apic_debug("icr_high 0x%x, icr_low 0x%x, "
1018                    "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1019                    "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1020                    "msi_redir_hint 0x%x\n",
1021                    icr_high, icr_low, irq.shorthand, irq.dest_id,
1022                    irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1023                    irq.vector, irq.msi_redir_hint);
1024
1025         kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
1026 }
1027
1028 static u32 apic_get_tmcct(struct kvm_lapic *apic)
1029 {
1030         ktime_t remaining;
1031         s64 ns;
1032         u32 tmcct;
1033
1034         ASSERT(apic != NULL);
1035
1036         /* if initial count is 0, current count should also be 0 */
1037         if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
1038                 apic->lapic_timer.period == 0)
1039                 return 0;
1040
1041         remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
1042         if (ktime_to_ns(remaining) < 0)
1043                 remaining = ktime_set(0, 0);
1044
1045         ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1046         tmcct = div64_u64(ns,
1047                          (APIC_BUS_CYCLE_NS * apic->divide_count));
1048
1049         return tmcct;
1050 }
1051
1052 static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1053 {
1054         struct kvm_vcpu *vcpu = apic->vcpu;
1055         struct kvm_run *run = vcpu->run;
1056
1057         kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1058         run->tpr_access.rip = kvm_rip_read(vcpu);
1059         run->tpr_access.is_write = write;
1060 }
1061
1062 static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1063 {
1064         if (apic->vcpu->arch.tpr_access_reporting)
1065                 __report_tpr_access(apic, write);
1066 }
1067
1068 static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1069 {
1070         u32 val = 0;
1071
1072         if (offset >= LAPIC_MMIO_LENGTH)
1073                 return 0;
1074
1075         switch (offset) {
1076         case APIC_ID:
1077                 if (apic_x2apic_mode(apic))
1078                         val = kvm_apic_id(apic);
1079                 else
1080                         val = kvm_apic_id(apic) << 24;
1081                 break;
1082         case APIC_ARBPRI:
1083                 apic_debug("Access APIC ARBPRI register which is for P6\n");
1084                 break;
1085
1086         case APIC_TMCCT:        /* Timer CCR */
1087                 if (apic_lvtt_tscdeadline(apic))
1088                         return 0;
1089
1090                 val = apic_get_tmcct(apic);
1091                 break;
1092         case APIC_PROCPRI:
1093                 apic_update_ppr(apic);
1094                 val = kvm_apic_get_reg(apic, offset);
1095                 break;
1096         case APIC_TASKPRI:
1097                 report_tpr_access(apic, false);
1098                 /* fall thru */
1099         default:
1100                 val = kvm_apic_get_reg(apic, offset);
1101                 break;
1102         }
1103
1104         return val;
1105 }
1106
1107 static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1108 {
1109         return container_of(dev, struct kvm_lapic, dev);
1110 }
1111
1112 static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1113                 void *data)
1114 {
1115         unsigned char alignment = offset & 0xf;
1116         u32 result;
1117         /* this bitmask has a bit cleared for each reserved register */
1118         static const u64 rmask = 0x43ff01ffffffe70cULL;
1119
1120         if ((alignment + len) > 4) {
1121                 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1122                            offset, len);
1123                 return 1;
1124         }
1125
1126         if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1127                 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1128                            offset);
1129                 return 1;
1130         }
1131
1132         result = __apic_read(apic, offset & ~0xf);
1133
1134         trace_kvm_apic_read(offset, result);
1135
1136         switch (len) {
1137         case 1:
1138         case 2:
1139         case 4:
1140                 memcpy(data, (char *)&result + alignment, len);
1141                 break;
1142         default:
1143                 printk(KERN_ERR "Local APIC read with len = %x, "
1144                        "should be 1,2, or 4 instead\n", len);
1145                 break;
1146         }
1147         return 0;
1148 }
1149
1150 static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1151 {
1152         return kvm_apic_hw_enabled(apic) &&
1153             addr >= apic->base_address &&
1154             addr < apic->base_address + LAPIC_MMIO_LENGTH;
1155 }
1156
1157 static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
1158                            gpa_t address, int len, void *data)
1159 {
1160         struct kvm_lapic *apic = to_lapic(this);
1161         u32 offset = address - apic->base_address;
1162
1163         if (!apic_mmio_in_range(apic, address))
1164                 return -EOPNOTSUPP;
1165
1166         apic_reg_read(apic, offset, len, data);
1167
1168         return 0;
1169 }
1170
1171 static void update_divide_count(struct kvm_lapic *apic)
1172 {
1173         u32 tmp1, tmp2, tdcr;
1174
1175         tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
1176         tmp1 = tdcr & 0xf;
1177         tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1178         apic->divide_count = 0x1 << (tmp2 & 0x7);
1179
1180         apic_debug("timer divide count is 0x%x\n",
1181                                    apic->divide_count);
1182 }
1183
1184 static void apic_update_lvtt(struct kvm_lapic *apic)
1185 {
1186         u32 timer_mode = kvm_apic_get_reg(apic, APIC_LVTT) &
1187                         apic->lapic_timer.timer_mode_mask;
1188
1189         if (apic->lapic_timer.timer_mode != timer_mode) {
1190                 apic->lapic_timer.timer_mode = timer_mode;
1191                 hrtimer_cancel(&apic->lapic_timer.timer);
1192         }
1193 }
1194
1195 static void apic_timer_expired(struct kvm_lapic *apic)
1196 {
1197         struct kvm_vcpu *vcpu = apic->vcpu;
1198         struct swait_queue_head *q = &vcpu->wq;
1199         struct kvm_timer *ktimer = &apic->lapic_timer;
1200
1201         if (atomic_read(&apic->lapic_timer.pending))
1202                 return;
1203
1204         atomic_inc(&apic->lapic_timer.pending);
1205         kvm_set_pending_timer(vcpu);
1206
1207         if (swait_active(q))
1208                 swake_up(q);
1209
1210         if (apic_lvtt_tscdeadline(apic))
1211                 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1212 }
1213
1214 /*
1215  * On APICv, this test will cause a busy wait
1216  * during a higher-priority task.
1217  */
1218
1219 static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1220 {
1221         struct kvm_lapic *apic = vcpu->arch.apic;
1222         u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1223
1224         if (kvm_apic_hw_enabled(apic)) {
1225                 int vec = reg & APIC_VECTOR_MASK;
1226                 void *bitmap = apic->regs + APIC_ISR;
1227
1228                 if (kvm_x86_ops->deliver_posted_interrupt)
1229                         bitmap = apic->regs + APIC_IRR;
1230
1231                 if (apic_test_vector(vec, bitmap))
1232                         return true;
1233         }
1234         return false;
1235 }
1236
1237 void wait_lapic_expire(struct kvm_vcpu *vcpu)
1238 {
1239         struct kvm_lapic *apic = vcpu->arch.apic;
1240         u64 guest_tsc, tsc_deadline;
1241
1242         if (!kvm_vcpu_has_lapic(vcpu))
1243                 return;
1244
1245         if (apic->lapic_timer.expired_tscdeadline == 0)
1246                 return;
1247
1248         if (!lapic_timer_int_injected(vcpu))
1249                 return;
1250
1251         tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1252         apic->lapic_timer.expired_tscdeadline = 0;
1253         guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1254         trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1255
1256         /* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
1257         if (guest_tsc < tsc_deadline)
1258                 __delay(tsc_deadline - guest_tsc);
1259 }
1260
1261 static void start_sw_tscdeadline(struct kvm_lapic *apic)
1262 {
1263         u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1264         u64 ns = 0;
1265         ktime_t expire;
1266         struct kvm_vcpu *vcpu = apic->vcpu;
1267         unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1268         unsigned long flags;
1269         ktime_t now;
1270
1271         if (unlikely(!tscdeadline || !this_tsc_khz))
1272                 return;
1273
1274         local_irq_save(flags);
1275
1276         now = apic->lapic_timer.timer.base->get_time();
1277         guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1278         if (likely(tscdeadline > guest_tsc)) {
1279                 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1280                 do_div(ns, this_tsc_khz);
1281                 expire = ktime_add_ns(now, ns);
1282                 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1283                 hrtimer_start(&apic->lapic_timer.timer,
1284                                 expire, HRTIMER_MODE_ABS_PINNED);
1285         } else
1286                 apic_timer_expired(apic);
1287
1288         local_irq_restore(flags);
1289 }
1290
1291 static void start_apic_timer(struct kvm_lapic *apic)
1292 {
1293         ktime_t now;
1294
1295         atomic_set(&apic->lapic_timer.pending, 0);
1296
1297         if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1298                 /* lapic timer in oneshot or periodic mode */
1299                 now = apic->lapic_timer.timer.base->get_time();
1300                 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
1301                             * APIC_BUS_CYCLE_NS * apic->divide_count;
1302
1303                 if (!apic->lapic_timer.period)
1304                         return;
1305                 /*
1306                  * Do not allow the guest to program periodic timers with small
1307                  * interval, since the hrtimers are not throttled by the host
1308                  * scheduler.
1309                  */
1310                 if (apic_lvtt_period(apic)) {
1311                         s64 min_period = min_timer_period_us * 1000LL;
1312
1313                         if (apic->lapic_timer.period < min_period) {
1314                                 pr_info_ratelimited(
1315                                     "kvm: vcpu %i: requested %lld ns "
1316                                     "lapic timer period limited to %lld ns\n",
1317                                     apic->vcpu->vcpu_id,
1318                                     apic->lapic_timer.period, min_period);
1319                                 apic->lapic_timer.period = min_period;
1320                         }
1321                 }
1322
1323                 hrtimer_start(&apic->lapic_timer.timer,
1324                               ktime_add_ns(now, apic->lapic_timer.period),
1325                               HRTIMER_MODE_ABS);
1326
1327                 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1328                            PRIx64 ", "
1329                            "timer initial count 0x%x, period %lldns, "
1330                            "expire @ 0x%016" PRIx64 ".\n", __func__,
1331                            APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1332                            kvm_apic_get_reg(apic, APIC_TMICT),
1333                            apic->lapic_timer.period,
1334                            ktime_to_ns(ktime_add_ns(now,
1335                                         apic->lapic_timer.period)));
1336         } else if (apic_lvtt_tscdeadline(apic)) {
1337                 start_sw_tscdeadline(apic);
1338         }
1339 }
1340
1341 static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1342 {
1343         bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1344
1345         if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1346                 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1347                 if (lvt0_in_nmi_mode) {
1348                         apic_debug("Receive NMI setting on APIC_LVT0 "
1349                                    "for cpu %d\n", apic->vcpu->vcpu_id);
1350                         atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1351                 } else
1352                         atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1353         }
1354 }
1355
1356 static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
1357 {
1358         int ret = 0;
1359
1360         trace_kvm_apic_write(reg, val);
1361
1362         switch (reg) {
1363         case APIC_ID:           /* Local APIC ID */
1364                 if (!apic_x2apic_mode(apic))
1365                         kvm_apic_set_id(apic, val >> 24);
1366                 else
1367                         ret = 1;
1368                 break;
1369
1370         case APIC_TASKPRI:
1371                 report_tpr_access(apic, true);
1372                 apic_set_tpr(apic, val & 0xff);
1373                 break;
1374
1375         case APIC_EOI:
1376                 apic_set_eoi(apic);
1377                 break;
1378
1379         case APIC_LDR:
1380                 if (!apic_x2apic_mode(apic))
1381                         kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
1382                 else
1383                         ret = 1;
1384                 break;
1385
1386         case APIC_DFR:
1387                 if (!apic_x2apic_mode(apic)) {
1388                         apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1389                         recalculate_apic_map(apic->vcpu->kvm);
1390                 } else
1391                         ret = 1;
1392                 break;
1393
1394         case APIC_SPIV: {
1395                 u32 mask = 0x3ff;
1396                 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1397                         mask |= APIC_SPIV_DIRECTED_EOI;
1398                 apic_set_spiv(apic, val & mask);
1399                 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1400                         int i;
1401                         u32 lvt_val;
1402
1403                         for (i = 0; i < APIC_LVT_NUM; i++) {
1404                                 lvt_val = kvm_apic_get_reg(apic,
1405                                                        APIC_LVTT + 0x10 * i);
1406                                 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1407                                              lvt_val | APIC_LVT_MASKED);
1408                         }
1409                         apic_update_lvtt(apic);
1410                         atomic_set(&apic->lapic_timer.pending, 0);
1411
1412                 }
1413                 break;
1414         }
1415         case APIC_ICR:
1416                 /* No delay here, so we always clear the pending bit */
1417                 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1418                 apic_send_ipi(apic);
1419                 break;
1420
1421         case APIC_ICR2:
1422                 if (!apic_x2apic_mode(apic))
1423                         val &= 0xff000000;
1424                 apic_set_reg(apic, APIC_ICR2, val);
1425                 break;
1426
1427         case APIC_LVT0:
1428                 apic_manage_nmi_watchdog(apic, val);
1429         case APIC_LVTTHMR:
1430         case APIC_LVTPC:
1431         case APIC_LVT1:
1432         case APIC_LVTERR:
1433                 /* TODO: Check vector */
1434                 if (!kvm_apic_sw_enabled(apic))
1435                         val |= APIC_LVT_MASKED;
1436
1437                 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1438                 apic_set_reg(apic, reg, val);
1439
1440                 break;
1441
1442         case APIC_LVTT:
1443                 if (!kvm_apic_sw_enabled(apic))
1444                         val |= APIC_LVT_MASKED;
1445                 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1446                 apic_set_reg(apic, APIC_LVTT, val);
1447                 apic_update_lvtt(apic);
1448                 break;
1449
1450         case APIC_TMICT:
1451                 if (apic_lvtt_tscdeadline(apic))
1452                         break;
1453
1454                 hrtimer_cancel(&apic->lapic_timer.timer);
1455                 apic_set_reg(apic, APIC_TMICT, val);
1456                 start_apic_timer(apic);
1457                 break;
1458
1459         case APIC_TDCR:
1460                 if (val & 4)
1461                         apic_debug("KVM_WRITE:TDCR %x\n", val);
1462                 apic_set_reg(apic, APIC_TDCR, val);
1463                 update_divide_count(apic);
1464                 break;
1465
1466         case APIC_ESR:
1467                 if (apic_x2apic_mode(apic) && val != 0) {
1468                         apic_debug("KVM_WRITE:ESR not zero %x\n", val);
1469                         ret = 1;
1470                 }
1471                 break;
1472
1473         case APIC_SELF_IPI:
1474                 if (apic_x2apic_mode(apic)) {
1475                         apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1476                 } else
1477                         ret = 1;
1478                 break;
1479         default:
1480                 ret = 1;
1481                 break;
1482         }
1483         if (ret)
1484                 apic_debug("Local APIC Write to read-only register %x\n", reg);
1485         return ret;
1486 }
1487
1488 static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
1489                             gpa_t address, int len, const void *data)
1490 {
1491         struct kvm_lapic *apic = to_lapic(this);
1492         unsigned int offset = address - apic->base_address;
1493         u32 val;
1494
1495         if (!apic_mmio_in_range(apic, address))
1496                 return -EOPNOTSUPP;
1497
1498         /*
1499          * APIC register must be aligned on 128-bits boundary.
1500          * 32/64/128 bits registers must be accessed thru 32 bits.
1501          * Refer SDM 8.4.1
1502          */
1503         if (len != 4 || (offset & 0xf)) {
1504                 /* Don't shout loud, $infamous_os would cause only noise. */
1505                 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1506                 return 0;
1507         }
1508
1509         val = *(u32*)data;
1510
1511         /* too common printing */
1512         if (offset != APIC_EOI)
1513                 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1514                            "0x%x\n", __func__, offset, len, val);
1515
1516         apic_reg_write(apic, offset & 0xff0, val);
1517
1518         return 0;
1519 }
1520
1521 void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1522 {
1523         if (kvm_vcpu_has_lapic(vcpu))
1524                 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1525 }
1526 EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1527
1528 /* emulate APIC access in a trap manner */
1529 void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1530 {
1531         u32 val = 0;
1532
1533         /* hw has done the conditional check and inst decode */
1534         offset &= 0xff0;
1535
1536         apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1537
1538         /* TODO: optimize to just emulate side effect w/o one more write */
1539         apic_reg_write(vcpu->arch.apic, offset, val);
1540 }
1541 EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1542
1543 void kvm_free_lapic(struct kvm_vcpu *vcpu)
1544 {
1545         struct kvm_lapic *apic = vcpu->arch.apic;
1546
1547         if (!vcpu->arch.apic)
1548                 return;
1549
1550         hrtimer_cancel(&apic->lapic_timer.timer);
1551
1552         if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1553                 static_key_slow_dec_deferred(&apic_hw_disabled);
1554
1555         if (!apic->sw_enabled)
1556                 static_key_slow_dec_deferred(&apic_sw_disabled);
1557
1558         if (apic->regs)
1559                 free_page((unsigned long)apic->regs);
1560
1561         kfree(apic);
1562 }
1563
1564 /*
1565  *----------------------------------------------------------------------
1566  * LAPIC interface
1567  *----------------------------------------------------------------------
1568  */
1569
1570 u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1571 {
1572         struct kvm_lapic *apic = vcpu->arch.apic;
1573
1574         if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1575                         apic_lvtt_period(apic))
1576                 return 0;
1577
1578         return apic->lapic_timer.tscdeadline;
1579 }
1580
1581 void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1582 {
1583         struct kvm_lapic *apic = vcpu->arch.apic;
1584
1585         if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1586                         apic_lvtt_period(apic))
1587                 return;
1588
1589         hrtimer_cancel(&apic->lapic_timer.timer);
1590         apic->lapic_timer.tscdeadline = data;
1591         start_apic_timer(apic);
1592 }
1593
1594 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1595 {
1596         struct kvm_lapic *apic = vcpu->arch.apic;
1597
1598         if (!kvm_vcpu_has_lapic(vcpu))
1599                 return;
1600
1601         apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1602                      | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
1603 }
1604
1605 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1606 {
1607         u64 tpr;
1608
1609         if (!kvm_vcpu_has_lapic(vcpu))
1610                 return 0;
1611
1612         tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
1613
1614         return (tpr & 0xf0) >> 4;
1615 }
1616
1617 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1618 {
1619         u64 old_value = vcpu->arch.apic_base;
1620         struct kvm_lapic *apic = vcpu->arch.apic;
1621
1622         if (!apic) {
1623                 value |= MSR_IA32_APICBASE_BSP;
1624                 vcpu->arch.apic_base = value;
1625                 return;
1626         }
1627
1628         vcpu->arch.apic_base = value;
1629
1630         /* update jump label if enable bit changes */
1631         if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1632                 if (value & MSR_IA32_APICBASE_ENABLE)
1633                         static_key_slow_dec_deferred(&apic_hw_disabled);
1634                 else
1635                         static_key_slow_inc(&apic_hw_disabled.key);
1636                 recalculate_apic_map(vcpu->kvm);
1637         }
1638
1639         if ((old_value ^ value) & X2APIC_ENABLE) {
1640                 if (value & X2APIC_ENABLE) {
1641                         kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
1642                         kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1643                 } else
1644                         kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
1645         }
1646
1647         apic->base_address = apic->vcpu->arch.apic_base &
1648                              MSR_IA32_APICBASE_BASE;
1649
1650         if ((value & MSR_IA32_APICBASE_ENABLE) &&
1651              apic->base_address != APIC_DEFAULT_PHYS_BASE)
1652                 pr_warn_once("APIC base relocation is unsupported by KVM");
1653
1654         /* with FSB delivery interrupt, we can restart APIC functionality */
1655         apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1656                    "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
1657
1658 }
1659
1660 void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
1661 {
1662         struct kvm_lapic *apic;
1663         int i;
1664
1665         apic_debug("%s\n", __func__);
1666
1667         ASSERT(vcpu);
1668         apic = vcpu->arch.apic;
1669         ASSERT(apic != NULL);
1670
1671         /* Stop the timer in case it's a reset to an active apic */
1672         hrtimer_cancel(&apic->lapic_timer.timer);
1673
1674         if (!init_event)
1675                 kvm_apic_set_id(apic, vcpu->vcpu_id);
1676         kvm_apic_set_version(apic->vcpu);
1677
1678         for (i = 0; i < APIC_LVT_NUM; i++)
1679                 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1680         apic_update_lvtt(apic);
1681         if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
1682                 apic_set_reg(apic, APIC_LVT0,
1683                              SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1684         apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
1685
1686         apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1687         apic_set_spiv(apic, 0xff);
1688         apic_set_reg(apic, APIC_TASKPRI, 0);
1689         if (!apic_x2apic_mode(apic))
1690                 kvm_apic_set_ldr(apic, 0);
1691         apic_set_reg(apic, APIC_ESR, 0);
1692         apic_set_reg(apic, APIC_ICR, 0);
1693         apic_set_reg(apic, APIC_ICR2, 0);
1694         apic_set_reg(apic, APIC_TDCR, 0);
1695         apic_set_reg(apic, APIC_TMICT, 0);
1696         for (i = 0; i < 8; i++) {
1697                 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1698                 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1699                 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1700         }
1701         apic->irr_pending = kvm_vcpu_apic_vid_enabled(vcpu);
1702         apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
1703         apic->highest_isr_cache = -1;
1704         update_divide_count(apic);
1705         atomic_set(&apic->lapic_timer.pending, 0);
1706         if (kvm_vcpu_is_bsp(vcpu))
1707                 kvm_lapic_set_base(vcpu,
1708                                 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1709         vcpu->arch.pv_eoi.msr_val = 0;
1710         apic_update_ppr(apic);
1711
1712         vcpu->arch.apic_arb_prio = 0;
1713         vcpu->arch.apic_attention = 0;
1714
1715         apic_debug("%s: vcpu=%p, id=%d, base_msr="
1716                    "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
1717                    vcpu, kvm_apic_id(apic),
1718                    vcpu->arch.apic_base, apic->base_address);
1719 }
1720
1721 /*
1722  *----------------------------------------------------------------------
1723  * timer interface
1724  *----------------------------------------------------------------------
1725  */
1726
1727 static bool lapic_is_periodic(struct kvm_lapic *apic)
1728 {
1729         return apic_lvtt_period(apic);
1730 }
1731
1732 int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1733 {
1734         struct kvm_lapic *apic = vcpu->arch.apic;
1735
1736         if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
1737                         apic_lvt_enabled(apic, APIC_LVTT))
1738                 return atomic_read(&apic->lapic_timer.pending);
1739
1740         return 0;
1741 }
1742
1743 int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1744 {
1745         u32 reg = kvm_apic_get_reg(apic, lvt_type);
1746         int vector, mode, trig_mode;
1747
1748         if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1749                 vector = reg & APIC_VECTOR_MASK;
1750                 mode = reg & APIC_MODE_MASK;
1751                 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1752                 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1753                                         NULL);
1754         }
1755         return 0;
1756 }
1757
1758 void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
1759 {
1760         struct kvm_lapic *apic = vcpu->arch.apic;
1761
1762         if (apic)
1763                 kvm_apic_local_deliver(apic, APIC_LVT0);
1764 }
1765
1766 static const struct kvm_io_device_ops apic_mmio_ops = {
1767         .read     = apic_mmio_read,
1768         .write    = apic_mmio_write,
1769 };
1770
1771 static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1772 {
1773         struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
1774         struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1775
1776         apic_timer_expired(apic);
1777
1778         if (lapic_is_periodic(apic)) {
1779                 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1780                 return HRTIMER_RESTART;
1781         } else
1782                 return HRTIMER_NORESTART;
1783 }
1784
1785 int kvm_create_lapic(struct kvm_vcpu *vcpu)
1786 {
1787         struct kvm_lapic *apic;
1788
1789         ASSERT(vcpu != NULL);
1790         apic_debug("apic_init %d\n", vcpu->vcpu_id);
1791
1792         apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1793         if (!apic)
1794                 goto nomem;
1795
1796         vcpu->arch.apic = apic;
1797
1798         apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1799         if (!apic->regs) {
1800                 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1801                        vcpu->vcpu_id);
1802                 goto nomem_free_apic;
1803         }
1804         apic->vcpu = vcpu;
1805
1806         hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1807                      HRTIMER_MODE_ABS);
1808         apic->lapic_timer.timer.function = apic_timer_fn;
1809         apic->lapic_timer.timer.irqsafe = 1;
1810
1811         /*
1812          * APIC is created enabled. This will prevent kvm_lapic_set_base from
1813          * thinking that APIC satet has changed.
1814          */
1815         vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
1816         kvm_lapic_set_base(vcpu,
1817                         APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
1818
1819         static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
1820         kvm_lapic_reset(vcpu, false);
1821         kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
1822
1823         return 0;
1824 nomem_free_apic:
1825         kfree(apic);
1826 nomem:
1827         return -ENOMEM;
1828 }
1829
1830 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1831 {
1832         struct kvm_lapic *apic = vcpu->arch.apic;
1833         int highest_irr;
1834
1835         if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
1836                 return -1;
1837
1838         apic_update_ppr(apic);
1839         highest_irr = apic_find_highest_irr(apic);
1840         if ((highest_irr == -1) ||
1841             ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
1842                 return -1;
1843         return highest_irr;
1844 }
1845
1846 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1847 {
1848         u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
1849         int r = 0;
1850
1851         if (!kvm_apic_hw_enabled(vcpu->arch.apic))
1852                 r = 1;
1853         if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1854             GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1855                 r = 1;
1856         return r;
1857 }
1858
1859 void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1860 {
1861         struct kvm_lapic *apic = vcpu->arch.apic;
1862
1863         if (!kvm_vcpu_has_lapic(vcpu))
1864                 return;
1865
1866         if (atomic_read(&apic->lapic_timer.pending) > 0) {
1867                 kvm_apic_local_deliver(apic, APIC_LVTT);
1868                 if (apic_lvtt_tscdeadline(apic))
1869                         apic->lapic_timer.tscdeadline = 0;
1870                 atomic_set(&apic->lapic_timer.pending, 0);
1871         }
1872 }
1873
1874 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1875 {
1876         int vector = kvm_apic_has_interrupt(vcpu);
1877         struct kvm_lapic *apic = vcpu->arch.apic;
1878
1879         if (vector == -1)
1880                 return -1;
1881
1882         /*
1883          * We get here even with APIC virtualization enabled, if doing
1884          * nested virtualization and L1 runs with the "acknowledge interrupt
1885          * on exit" mode.  Then we cannot inject the interrupt via RVI,
1886          * because the process would deliver it through the IDT.
1887          */
1888
1889         apic_set_isr(vector, apic);
1890         apic_update_ppr(apic);
1891         apic_clear_irr(vector, apic);
1892         return vector;
1893 }
1894
1895 void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1896                 struct kvm_lapic_state *s)
1897 {
1898         struct kvm_lapic *apic = vcpu->arch.apic;
1899
1900         kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
1901         /* set SPIV separately to get count of SW disabled APICs right */
1902         apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1903         memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
1904         /* call kvm_apic_set_id() to put apic into apic_map */
1905         kvm_apic_set_id(apic, kvm_apic_id(apic));
1906         kvm_apic_set_version(vcpu);
1907
1908         apic_update_ppr(apic);
1909         hrtimer_cancel(&apic->lapic_timer.timer);
1910         apic_update_lvtt(apic);
1911         apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
1912         update_divide_count(apic);
1913         start_apic_timer(apic);
1914         apic->irr_pending = true;
1915         apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
1916                                 1 : count_vectors(apic->regs + APIC_ISR);
1917         apic->highest_isr_cache = -1;
1918         if (kvm_x86_ops->hwapic_irr_update)
1919                 kvm_x86_ops->hwapic_irr_update(vcpu,
1920                                 apic_find_highest_irr(apic));
1921         if (unlikely(kvm_x86_ops->hwapic_isr_update))
1922                 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1923                                 apic_find_highest_isr(apic));
1924         kvm_make_request(KVM_REQ_EVENT, vcpu);
1925         if (ioapic_in_kernel(vcpu->kvm))
1926                 kvm_rtc_eoi_tracking_restore_one(vcpu);
1927
1928         vcpu->arch.apic_arb_prio = 0;
1929 }
1930
1931 void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
1932 {
1933         struct hrtimer *timer;
1934
1935         if (!kvm_vcpu_has_lapic(vcpu))
1936                 return;
1937
1938         timer = &vcpu->arch.apic->lapic_timer.timer;
1939         if (hrtimer_cancel(timer))
1940                 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
1941 }
1942
1943 /*
1944  * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1945  *
1946  * Detect whether guest triggered PV EOI since the
1947  * last entry. If yes, set EOI on guests's behalf.
1948  * Clear PV EOI in guest memory in any case.
1949  */
1950 static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1951                                         struct kvm_lapic *apic)
1952 {
1953         bool pending;
1954         int vector;
1955         /*
1956          * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1957          * and KVM_PV_EOI_ENABLED in guest memory as follows:
1958          *
1959          * KVM_APIC_PV_EOI_PENDING is unset:
1960          *      -> host disabled PV EOI.
1961          * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1962          *      -> host enabled PV EOI, guest did not execute EOI yet.
1963          * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1964          *      -> host enabled PV EOI, guest executed EOI.
1965          */
1966         BUG_ON(!pv_eoi_enabled(vcpu));
1967         pending = pv_eoi_get_pending(vcpu);
1968         /*
1969          * Clear pending bit in any case: it will be set again on vmentry.
1970          * While this might not be ideal from performance point of view,
1971          * this makes sure pv eoi is only enabled when we know it's safe.
1972          */
1973         pv_eoi_clr_pending(vcpu);
1974         if (pending)
1975                 return;
1976         vector = apic_set_eoi(apic);
1977         trace_kvm_pv_eoi(apic, vector);
1978 }
1979
1980 void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1981 {
1982         u32 data;
1983
1984         if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1985                 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1986
1987         if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1988                 return;
1989
1990         if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1991                                   sizeof(u32)))
1992                 return;
1993
1994         apic_set_tpr(vcpu->arch.apic, data & 0xff);
1995 }
1996
1997 /*
1998  * apic_sync_pv_eoi_to_guest - called before vmentry
1999  *
2000  * Detect whether it's safe to enable PV EOI and
2001  * if yes do so.
2002  */
2003 static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2004                                         struct kvm_lapic *apic)
2005 {
2006         if (!pv_eoi_enabled(vcpu) ||
2007             /* IRR set or many bits in ISR: could be nested. */
2008             apic->irr_pending ||
2009             /* Cache not set: could be safe but we don't bother. */
2010             apic->highest_isr_cache == -1 ||
2011             /* Need EOI to update ioapic. */
2012             kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2013                 /*
2014                  * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2015                  * so we need not do anything here.
2016                  */
2017                 return;
2018         }
2019
2020         pv_eoi_set_pending(apic->vcpu);
2021 }
2022
2023 void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2024 {
2025         u32 data, tpr;
2026         int max_irr, max_isr;
2027         struct kvm_lapic *apic = vcpu->arch.apic;
2028
2029         apic_sync_pv_eoi_to_guest(vcpu, apic);
2030
2031         if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
2032                 return;
2033
2034         tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
2035         max_irr = apic_find_highest_irr(apic);
2036         if (max_irr < 0)
2037                 max_irr = 0;
2038         max_isr = apic_find_highest_isr(apic);
2039         if (max_isr < 0)
2040                 max_isr = 0;
2041         data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2042
2043         kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2044                                 sizeof(u32));
2045 }
2046
2047 int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
2048 {
2049         if (vapic_addr) {
2050                 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2051                                         &vcpu->arch.apic->vapic_cache,
2052                                         vapic_addr, sizeof(u32)))
2053                         return -EINVAL;
2054                 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2055         } else {
2056                 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2057         }
2058
2059         vcpu->arch.apic->vapic_addr = vapic_addr;
2060         return 0;
2061 }
2062
2063 int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2064 {
2065         struct kvm_lapic *apic = vcpu->arch.apic;
2066         u32 reg = (msr - APIC_BASE_MSR) << 4;
2067
2068         if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
2069                 return 1;
2070
2071         if (reg == APIC_ICR2)
2072                 return 1;
2073
2074         /* if this is ICR write vector before command */
2075         if (reg == APIC_ICR)
2076                 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2077         return apic_reg_write(apic, reg, (u32)data);
2078 }
2079
2080 int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2081 {
2082         struct kvm_lapic *apic = vcpu->arch.apic;
2083         u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2084
2085         if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
2086                 return 1;
2087
2088         if (reg == APIC_DFR || reg == APIC_ICR2) {
2089                 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2090                            reg);
2091                 return 1;
2092         }
2093
2094         if (apic_reg_read(apic, reg, 4, &low))
2095                 return 1;
2096         if (reg == APIC_ICR)
2097                 apic_reg_read(apic, APIC_ICR2, 4, &high);
2098
2099         *data = (((u64)high) << 32) | low;
2100
2101         return 0;
2102 }
2103
2104 int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2105 {
2106         struct kvm_lapic *apic = vcpu->arch.apic;
2107
2108         if (!kvm_vcpu_has_lapic(vcpu))
2109                 return 1;
2110
2111         /* if this is ICR write vector before command */
2112         if (reg == APIC_ICR)
2113                 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2114         return apic_reg_write(apic, reg, (u32)data);
2115 }
2116
2117 int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2118 {
2119         struct kvm_lapic *apic = vcpu->arch.apic;
2120         u32 low, high = 0;
2121
2122         if (!kvm_vcpu_has_lapic(vcpu))
2123                 return 1;
2124
2125         if (apic_reg_read(apic, reg, 4, &low))
2126                 return 1;
2127         if (reg == APIC_ICR)
2128                 apic_reg_read(apic, APIC_ICR2, 4, &high);
2129
2130         *data = (((u64)high) << 32) | low;
2131
2132         return 0;
2133 }
2134
2135 int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2136 {
2137         u64 addr = data & ~KVM_MSR_ENABLED;
2138         if (!IS_ALIGNED(addr, 4))
2139                 return 1;
2140
2141         vcpu->arch.pv_eoi.msr_val = data;
2142         if (!pv_eoi_enabled(vcpu))
2143                 return 0;
2144         return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2145                                          addr, sizeof(u8));
2146 }
2147
2148 void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2149 {
2150         struct kvm_lapic *apic = vcpu->arch.apic;
2151         u8 sipi_vector;
2152         unsigned long pe;
2153
2154         if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
2155                 return;
2156
2157         /*
2158          * INITs are latched while in SMM.  Because an SMM CPU cannot
2159          * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2160          * and delay processing of INIT until the next RSM.
2161          */
2162         if (is_smm(vcpu)) {
2163                 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2164                 if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2165                         clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2166                 return;
2167         }
2168
2169         pe = xchg(&apic->pending_events, 0);
2170         if (test_bit(KVM_APIC_INIT, &pe)) {
2171                 kvm_lapic_reset(vcpu, true);
2172                 kvm_vcpu_reset(vcpu, true);
2173                 if (kvm_vcpu_is_bsp(apic->vcpu))
2174                         vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2175                 else
2176                         vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2177         }
2178         if (test_bit(KVM_APIC_SIPI, &pe) &&
2179             vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2180                 /* evaluate pending_events before reading the vector */
2181                 smp_rmb();
2182                 sipi_vector = apic->sipi_vector;
2183                 apic_debug("vcpu %d received sipi with vector # %x\n",
2184                          vcpu->vcpu_id, sipi_vector);
2185                 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2186                 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2187         }
2188 }
2189
2190 void kvm_lapic_init(void)
2191 {
2192         /* do not patch jump label more than once per second */
2193         jump_label_rate_limit(&apic_hw_disabled, HZ);
2194         jump_label_rate_limit(&apic_sw_disabled, HZ);
2195 }