1 /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 * Copyright (C) 2007-2011 Broadcom Corporation.
14 #define ERRFILE ERRFILE_tg3
16 /* From linux/include/linux/pci_regs.h: */
17 #define PCI_EXP_LNKCTL 16 /* Link Control */
18 #define PCI_EXP_LNKCTL_CLKREQ_EN 0x100 /* Enable clkreq */
19 #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
21 #define PCI_X_CMD_READ_2K 0x0008 /* 2Kbyte maximum read byte count */
22 #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */
24 #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */
28 #define ADVERTISED_10baseT_Half (1 << 0)
29 #define ADVERTISED_10baseT_Full (1 << 1)
30 #define ADVERTISED_100baseT_Half (1 << 2)
31 #define ADVERTISED_100baseT_Full (1 << 3)
32 #define ADVERTISED_1000baseT_Half (1 << 4)
33 #define ADVERTISED_1000baseT_Full (1 << 5)
34 #define ADVERTISED_Autoneg (1 << 6)
38 #define MDIO_AN_EEE_ADV 60 /* EEE advertisement */
40 #define MDIO_MMD_AN 7 /* Auto-Negotiation */
42 #define MDIO_AN_EEE_ADV_100TX 0x0002 /* Advertise 100TX EEE cap */
43 #define MDIO_AN_EEE_ADV_1000T 0x0004 /* Advertise 1000T EEE cap */
47 #define FLOW_CTRL_TX 0x01
48 #define FLOW_CTRL_RX 0x02
52 #define PCI_X_CMD 2 /* Modes & Features */
53 #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
55 #define PCI_EXP_DEVCTL 8 /* Device Control */
56 #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */
57 #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */
58 #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */
59 #define PCI_EXP_DEVSTA 10 /* Device Status */
60 #define PCI_EXP_DEVSTA_CED 0x01 /* Correctable Error Detected */
61 #define PCI_EXP_DEVSTA_NFED 0x02 /* Non-Fatal Error Detected */
62 #define PCI_EXP_DEVSTA_FED 0x04 /* Fatal Error Detected */
63 #define PCI_EXP_DEVSTA_URD 0x08 /* Unsupported Request Detected */
67 #define PCI_VENDOR_ID_BROADCOM 0x14e4
68 #define PCI_DEVICE_ID_TIGON3_5752 0x1600
69 #define PCI_DEVICE_ID_TIGON3_5752M 0x1601
70 #define PCI_DEVICE_ID_NX2_5709 0x1639
71 #define PCI_DEVICE_ID_NX2_5709S 0x163a
72 #define PCI_DEVICE_ID_TIGON3_5700 0x1644
73 #define PCI_DEVICE_ID_TIGON3_5701 0x1645
74 #define PCI_DEVICE_ID_TIGON3_5702 0x1646
75 #define PCI_DEVICE_ID_TIGON3_5703 0x1647
76 #define PCI_DEVICE_ID_TIGON3_5704 0x1648
77 #define PCI_DEVICE_ID_TIGON3_5704S_2 0x1649
78 #define PCI_DEVICE_ID_NX2_5706 0x164a
79 #define PCI_DEVICE_ID_NX2_5708 0x164c
80 #define PCI_DEVICE_ID_TIGON3_5702FE 0x164d
81 #define PCI_DEVICE_ID_NX2_57710 0x164e
82 #define PCI_DEVICE_ID_NX2_57711 0x164f
83 #define PCI_DEVICE_ID_NX2_57711E 0x1650
84 #define PCI_DEVICE_ID_TIGON3_5705 0x1653
85 #define PCI_DEVICE_ID_TIGON3_5705_2 0x1654
86 #define PCI_DEVICE_ID_TIGON3_5721 0x1659
87 #define PCI_DEVICE_ID_TIGON3_5722 0x165a
88 #define PCI_DEVICE_ID_TIGON3_5723 0x165b
89 #define PCI_DEVICE_ID_TIGON3_5705M 0x165d
90 #define PCI_DEVICE_ID_TIGON3_5705M_2 0x165e
91 #define PCI_DEVICE_ID_NX2_57712 0x1662
92 #define PCI_DEVICE_ID_NX2_57712E 0x1663
93 #define PCI_DEVICE_ID_TIGON3_5714 0x1668
94 #define PCI_DEVICE_ID_TIGON3_5714S 0x1669
95 #define PCI_DEVICE_ID_TIGON3_5780 0x166a
96 #define PCI_DEVICE_ID_TIGON3_5780S 0x166b
97 #define PCI_DEVICE_ID_TIGON3_5705F 0x166e
98 #define PCI_DEVICE_ID_TIGON3_5754M 0x1672
99 #define PCI_DEVICE_ID_TIGON3_5755M 0x1673
100 #define PCI_DEVICE_ID_TIGON3_5756 0x1674
101 #define PCI_DEVICE_ID_TIGON3_5751 0x1677
102 #define PCI_DEVICE_ID_TIGON3_5715 0x1678
103 #define PCI_DEVICE_ID_TIGON3_5715S 0x1679
104 #define PCI_DEVICE_ID_TIGON3_5754 0x167a
105 #define PCI_DEVICE_ID_TIGON3_5755 0x167b
106 #define PCI_DEVICE_ID_TIGON3_5751M 0x167d
107 #define PCI_DEVICE_ID_TIGON3_5751F 0x167e
108 #define PCI_DEVICE_ID_TIGON3_5787F 0x167f
109 #define PCI_DEVICE_ID_TIGON3_5761E 0x1680
110 #define PCI_DEVICE_ID_TIGON3_5761 0x1681
111 #define PCI_DEVICE_ID_TIGON3_5764 0x1684
112 #define PCI_DEVICE_ID_TIGON3_5787M 0x1693
113 #define PCI_DEVICE_ID_TIGON3_5782 0x1696
114 #define PCI_DEVICE_ID_TIGON3_5784 0x1698
115 #define PCI_DEVICE_ID_TIGON3_5786 0x169a
116 #define PCI_DEVICE_ID_TIGON3_5787 0x169b
117 #define PCI_DEVICE_ID_TIGON3_5788 0x169c
118 #define PCI_DEVICE_ID_TIGON3_5789 0x169d
119 #define PCI_DEVICE_ID_TIGON3_5702X 0x16a6
120 #define PCI_DEVICE_ID_TIGON3_5703X 0x16a7
121 #define PCI_DEVICE_ID_TIGON3_5704S 0x16a8
122 #define PCI_DEVICE_ID_NX2_5706S 0x16aa
123 #define PCI_DEVICE_ID_NX2_5708S 0x16ac
124 #define PCI_DEVICE_ID_TIGON3_5702A3 0x16c6
125 #define PCI_DEVICE_ID_TIGON3_5703A3 0x16c7
126 #define PCI_DEVICE_ID_TIGON3_5781 0x16dd
127 #define PCI_DEVICE_ID_TIGON3_5753 0x16f7
128 #define PCI_DEVICE_ID_TIGON3_5753M 0x16fd
129 #define PCI_DEVICE_ID_TIGON3_5753F 0x16fe
130 #define PCI_DEVICE_ID_TIGON3_5901 0x170d
131 #define PCI_DEVICE_ID_TIGON3_5901_2 0x170e
132 #define PCI_DEVICE_ID_TIGON3_5906 0x1712
133 #define PCI_DEVICE_ID_TIGON3_5906M 0x1713
134 #define PCI_VENDOR_ID_COMPAQ 0x0e11
135 #define PCI_VENDOR_ID_IBM 0x1014
136 #define PCI_VENDOR_ID_DELL 0x1028
137 #define PCI_VENDOR_ID_3COM 0x10b7
141 #define SPEED_100 100
142 #define SPEED_1000 1000
144 #define DUPLEX_HALF 0x00
145 #define DUPLEX_FULL 0x01
147 #define TG3_64BIT_REG_HIGH 0x00UL
148 #define TG3_64BIT_REG_LOW 0x04UL
150 /* Descriptor block info. */
151 #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
152 #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
153 #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
154 #define BDINFO_FLAGS_DISABLED 0x00000002
155 #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
156 #define BDINFO_FLAGS_MAXLEN_SHIFT 16
157 #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
158 #define TG3_BDINFO_SIZE 0x10UL
160 #define RX_STD_MAX_SIZE 1536
161 #define TG3_RX_STD_MAX_SIZE_5700 512
162 #define TG3_RX_STD_MAX_SIZE_5717 2048
163 #define TG3_RX_JMB_MAX_SIZE_5700 256
164 #define TG3_RX_JMB_MAX_SIZE_5717 1024
165 #define TG3_RX_RET_MAX_SIZE_5700 1024
166 #define TG3_RX_RET_MAX_SIZE_5705 512
167 #define TG3_RX_RET_MAX_SIZE_5717 4096
169 /* First 256 bytes are a mirror of PCI config space. */
170 #define TG3PCI_VENDOR 0x00000000
171 #define TG3PCI_VENDOR_BROADCOM 0x14e4
172 #define TG3PCI_DEVICE 0x00000002
173 #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
174 #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
175 #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
176 #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
177 #define TG3PCI_DEVICE_TIGON3_5761S 0x1688
178 #define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
179 #define TG3PCI_DEVICE_TIGON3_57780 0x1692
180 #define TG3PCI_DEVICE_TIGON3_57760 0x1690
181 #define TG3PCI_DEVICE_TIGON3_57790 0x1694
182 #define TG3PCI_DEVICE_TIGON3_57788 0x1691
183 #define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */
184 #define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */
185 #define TG3PCI_DEVICE_TIGON3_5717 0x1655
186 #define TG3PCI_DEVICE_TIGON3_5718 0x1656
187 #define TG3PCI_DEVICE_TIGON3_57781 0x16b1
188 #define TG3PCI_DEVICE_TIGON3_57785 0x16b5
189 #define TG3PCI_DEVICE_TIGON3_57761 0x16b0
190 #define TG3PCI_DEVICE_TIGON3_57762 0x1682
191 #define TG3PCI_DEVICE_TIGON3_57765 0x16b4
192 #define TG3PCI_DEVICE_TIGON3_57766 0x1686
193 #define TG3PCI_DEVICE_TIGON3_57791 0x16b2
194 #define TG3PCI_DEVICE_TIGON3_57795 0x16b6
195 #define TG3PCI_DEVICE_TIGON3_5719 0x1657
196 #define TG3PCI_DEVICE_TIGON3_5720 0x165f
197 /* 0x04 --> 0x2c unused */
198 #define TG3PCI_SUBVENDOR_ID_BROADCOM PCI_VENDOR_ID_BROADCOM
199 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6 0x1644
200 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5 0x0001
201 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6 0x0002
202 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9 0x0003
203 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1 0x0005
204 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8 0x0006
205 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7 0x0007
206 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10 0x0008
207 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12 0x8008
208 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1 0x0009
209 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2 0x8009
210 #define TG3PCI_SUBVENDOR_ID_3COM PCI_VENDOR_ID_3COM
211 #define TG3PCI_SUBDEVICE_ID_3COM_3C996T 0x1000
212 #define TG3PCI_SUBDEVICE_ID_3COM_3C996BT 0x1006
213 #define TG3PCI_SUBDEVICE_ID_3COM_3C996SX 0x1004
214 #define TG3PCI_SUBDEVICE_ID_3COM_3C1000T 0x1007
215 #define TG3PCI_SUBDEVICE_ID_3COM_3C940BR01 0x1008
216 #define TG3PCI_SUBVENDOR_ID_DELL PCI_VENDOR_ID_DELL
217 #define TG3PCI_SUBDEVICE_ID_DELL_VIPER 0x00d1
218 #define TG3PCI_SUBDEVICE_ID_DELL_JAGUAR 0x0106
219 #define TG3PCI_SUBDEVICE_ID_DELL_MERLOT 0x0109
220 #define TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT 0x010a
221 #define TG3PCI_SUBVENDOR_ID_COMPAQ PCI_VENDOR_ID_COMPAQ
222 #define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE 0x007c
223 #define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2 0x009a
224 #define TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING 0x007d
225 #define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780 0x0085
226 #define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2 0x0099
227 #define TG3PCI_SUBVENDOR_ID_IBM PCI_VENDOR_ID_IBM
228 #define TG3PCI_SUBDEVICE_ID_IBM_5703SAX2 0x0281
229 /* 0x30 --> 0x64 unused */
230 #define TG3PCI_MSI_DATA 0x00000064
231 /* 0x66 --> 0x68 unused */
232 #define TG3PCI_MISC_HOST_CTRL 0x00000068
233 #define MISC_HOST_CTRL_CLEAR_INT 0x00000001
234 #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
235 #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
236 #define MISC_HOST_CTRL_WORD_SWAP 0x00000008
237 #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
238 #define MISC_HOST_CTRL_CLKREG_RW 0x00000020
239 #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
240 #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
241 #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
242 #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
243 #define MISC_HOST_CTRL_CHIPREV 0xffff0000
244 #define MISC_HOST_CTRL_CHIPREV_SHIFT 16
245 #define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
246 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
247 MISC_HOST_CTRL_CHIPREV_SHIFT)
248 #define CHIPREV_ID_5700_A0 0x7000
249 #define CHIPREV_ID_5700_A1 0x7001
250 #define CHIPREV_ID_5700_B0 0x7100
251 #define CHIPREV_ID_5700_B1 0x7101
252 #define CHIPREV_ID_5700_B3 0x7102
253 #define CHIPREV_ID_5700_ALTIMA 0x7104
254 #define CHIPREV_ID_5700_C0 0x7200
255 #define CHIPREV_ID_5701_A0 0x0000
256 #define CHIPREV_ID_5701_B0 0x0100
257 #define CHIPREV_ID_5701_B2 0x0102
258 #define CHIPREV_ID_5701_B5 0x0105
259 #define CHIPREV_ID_5703_A0 0x1000
260 #define CHIPREV_ID_5703_A1 0x1001
261 #define CHIPREV_ID_5703_A2 0x1002
262 #define CHIPREV_ID_5703_A3 0x1003
263 #define CHIPREV_ID_5704_A0 0x2000
264 #define CHIPREV_ID_5704_A1 0x2001
265 #define CHIPREV_ID_5704_A2 0x2002
266 #define CHIPREV_ID_5704_A3 0x2003
267 #define CHIPREV_ID_5705_A0 0x3000
268 #define CHIPREV_ID_5705_A1 0x3001
269 #define CHIPREV_ID_5705_A2 0x3002
270 #define CHIPREV_ID_5705_A3 0x3003
271 #define CHIPREV_ID_5750_A0 0x4000
272 #define CHIPREV_ID_5750_A1 0x4001
273 #define CHIPREV_ID_5750_A3 0x4003
274 #define CHIPREV_ID_5750_C2 0x4202
275 #define CHIPREV_ID_5752_A0_HW 0x5000
276 #define CHIPREV_ID_5752_A0 0x6000
277 #define CHIPREV_ID_5752_A1 0x6001
278 #define CHIPREV_ID_5714_A2 0x9002
279 #define CHIPREV_ID_5906_A1 0xc001
280 #define CHIPREV_ID_57780_A0 0x57780000
281 #define CHIPREV_ID_57780_A1 0x57780001
282 #define CHIPREV_ID_5717_A0 0x05717000
283 #define CHIPREV_ID_57765_A0 0x57785000
284 #define CHIPREV_ID_5719_A0 0x05719000
285 #define CHIPREV_ID_5720_A0 0x05720000
286 #define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
287 #define ASIC_REV_5700 0x07
288 #define ASIC_REV_5701 0x00
289 #define ASIC_REV_5703 0x01
290 #define ASIC_REV_5704 0x02
291 #define ASIC_REV_5705 0x03
292 #define ASIC_REV_5750 0x04
293 #define ASIC_REV_5752 0x06
294 #define ASIC_REV_5780 0x08
295 #define ASIC_REV_5714 0x09
296 #define ASIC_REV_5755 0x0a
297 #define ASIC_REV_5787 0x0b
298 #define ASIC_REV_5906 0x0c
299 #define ASIC_REV_USE_PROD_ID_REG 0x0f
300 #define ASIC_REV_5784 0x5784
301 #define ASIC_REV_5761 0x5761
302 #define ASIC_REV_5785 0x5785
303 #define ASIC_REV_57780 0x57780
304 #define ASIC_REV_5717 0x5717
305 #define ASIC_REV_57765 0x57785
306 #define ASIC_REV_57766 0x57766
307 #define ASIC_REV_5719 0x5719
308 #define ASIC_REV_5720 0x5720
309 #define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
310 #define CHIPREV_5700_AX 0x70
311 #define CHIPREV_5700_BX 0x71
312 #define CHIPREV_5700_CX 0x72
313 #define CHIPREV_5701_AX 0x00
314 #define CHIPREV_5703_AX 0x10
315 #define CHIPREV_5704_AX 0x20
316 #define CHIPREV_5704_BX 0x21
317 #define CHIPREV_5750_AX 0x40
318 #define CHIPREV_5750_BX 0x41
319 #define CHIPREV_5784_AX 0x57840
320 #define CHIPREV_5761_AX 0x57610
321 #define CHIPREV_57765_AX 0x577650
322 #define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
323 #define METAL_REV_A0 0x00
324 #define METAL_REV_A1 0x01
325 #define METAL_REV_B0 0x00
326 #define METAL_REV_B1 0x01
327 #define METAL_REV_B2 0x02
328 #define TG3PCI_DMA_RW_CTRL 0x0000006c
329 #define DMA_RWCTRL_DIS_CACHE_ALIGNMENT 0x00000001
330 #define DMA_RWCTRL_TAGGED_STAT_WA 0x00000080
331 #define DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK 0x00000380
332 #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
333 #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
334 #define DMA_RWCTRL_READ_BNDRY_16 0x00000100
335 #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
336 #define DMA_RWCTRL_READ_BNDRY_32 0x00000200
337 #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
338 #define DMA_RWCTRL_READ_BNDRY_64 0x00000300
339 #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
340 #define DMA_RWCTRL_READ_BNDRY_128 0x00000400
341 #define DMA_RWCTRL_READ_BNDRY_256 0x00000500
342 #define DMA_RWCTRL_READ_BNDRY_512 0x00000600
343 #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
344 #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
345 #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
346 #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
347 #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
348 #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
349 #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
350 #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
351 #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
352 #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
353 #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
354 #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
355 #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
356 #define DMA_RWCTRL_ONE_DMA 0x00004000
357 #define DMA_RWCTRL_READ_WATER 0x00070000
358 #define DMA_RWCTRL_READ_WATER_SHIFT 16
359 #define DMA_RWCTRL_WRITE_WATER 0x00380000
360 #define DMA_RWCTRL_WRITE_WATER_SHIFT 19
361 #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
362 #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
363 #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
364 #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
365 #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
366 #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
367 #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
368 #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
369 #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
370 #define TG3PCI_PCISTATE 0x00000070
371 #define PCISTATE_FORCE_RESET 0x00000001
372 #define PCISTATE_INT_NOT_ACTIVE 0x00000002
373 #define PCISTATE_CONV_PCI_MODE 0x00000004
374 #define PCISTATE_BUS_SPEED_HIGH 0x00000008
375 #define PCISTATE_BUS_32BIT 0x00000010
376 #define PCISTATE_ROM_ENABLE 0x00000020
377 #define PCISTATE_ROM_RETRY_ENABLE 0x00000040
378 #define PCISTATE_FLAT_VIEW 0x00000100
379 #define PCISTATE_RETRY_SAME_DMA 0x00002000
380 #define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
381 #define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
382 #define PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000
383 #define TG3PCI_CLOCK_CTRL 0x00000074
384 #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
385 #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
386 #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
387 #define CLOCK_CTRL_ALTCLK 0x00001000
388 #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
389 #define CLOCK_CTRL_44MHZ_CORE 0x00040000
390 #define CLOCK_CTRL_625_CORE 0x00100000
391 #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
392 #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
393 #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
394 #define TG3PCI_REG_BASE_ADDR 0x00000078
395 #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
396 #define TG3PCI_REG_DATA 0x00000080
397 #define TG3PCI_MEM_WIN_DATA 0x00000084
398 #define TG3PCI_MISC_LOCAL_CTRL 0x00000090
399 /* 0x94 --> 0x98 unused */
400 #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
401 #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
402 /* 0xa8 --> 0xb8 unused */
403 #define TG3PCI_DUAL_MAC_CTRL 0x000000b8
404 #define DUAL_MAC_CTRL_CH_MASK 0x00000003
405 #define DUAL_MAC_CTRL_ID 0x00000004
406 #define TG3PCI_PRODID_ASICREV 0x000000bc
407 #define PROD_ID_ASIC_REV_MASK 0x0fffffff
408 /* 0xc0 --> 0xf4 unused */
410 #define TG3PCI_GEN2_PRODID_ASICREV 0x000000f4
411 #define TG3PCI_GEN15_PRODID_ASICREV 0x000000fc
412 /* 0xf8 --> 0x200 unused */
414 #define TG3_CORR_ERR_STAT 0x00000110
415 #define TG3_CORR_ERR_STAT_CLEAR 0xffffffff
416 /* 0x114 --> 0x200 unused */
418 /* Mailbox registers */
419 #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
420 #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
421 #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
422 #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
423 #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
424 #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
425 #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
426 #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
427 #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
428 #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
429 #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
430 #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
431 #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
432 #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
433 #define TG3_RX_STD_PROD_IDX_REG (MAILBOX_RCV_STD_PROD_IDX + \
435 #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
436 #define TG3_RX_JMB_PROD_IDX_REG (MAILBOX_RCV_JUMBO_PROD_IDX + \
438 #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
439 #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
440 #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
441 #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
442 #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
443 #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
444 #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
445 #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
446 #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
447 #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
448 #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
449 #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
450 #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
451 #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
452 #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
453 #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
454 #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
455 #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
456 #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
457 #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
458 #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
459 #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
460 #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
461 #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
462 #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
463 #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
464 #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
465 #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
466 #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
467 #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
468 #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
469 #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
470 #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
471 #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
472 #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
473 #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
474 #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
475 #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
476 #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
477 #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
478 #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
479 #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
480 #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
481 #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
482 #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
483 #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
484 #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
485 #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
486 #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
488 /* MAC control registers */
489 #define MAC_MODE 0x00000400
490 #define MAC_MODE_RESET 0x00000001
491 #define MAC_MODE_HALF_DUPLEX 0x00000002
492 #define MAC_MODE_PORT_MODE_MASK 0x0000000c
493 #define MAC_MODE_PORT_MODE_TBI 0x0000000c
494 #define MAC_MODE_PORT_MODE_GMII 0x00000008
495 #define MAC_MODE_PORT_MODE_MII 0x00000004
496 #define MAC_MODE_PORT_MODE_NONE 0x00000000
497 #define MAC_MODE_PORT_INT_LPBACK 0x00000010
498 #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
499 #define MAC_MODE_TX_BURSTING 0x00000100
500 #define MAC_MODE_MAX_DEFER 0x00000200
501 #define MAC_MODE_LINK_POLARITY 0x00000400
502 #define MAC_MODE_RXSTAT_ENABLE 0x00000800
503 #define MAC_MODE_RXSTAT_CLEAR 0x00001000
504 #define MAC_MODE_RXSTAT_FLUSH 0x00002000
505 #define MAC_MODE_TXSTAT_ENABLE 0x00004000
506 #define MAC_MODE_TXSTAT_CLEAR 0x00008000
507 #define MAC_MODE_TXSTAT_FLUSH 0x00010000
508 #define MAC_MODE_SEND_CONFIGS 0x00020000
509 #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
510 #define MAC_MODE_ACPI_ENABLE 0x00080000
511 #define MAC_MODE_MIP_ENABLE 0x00100000
512 #define MAC_MODE_TDE_ENABLE 0x00200000
513 #define MAC_MODE_RDE_ENABLE 0x00400000
514 #define MAC_MODE_FHDE_ENABLE 0x00800000
515 #define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
516 #define MAC_MODE_APE_RX_EN 0x08000000
517 #define MAC_MODE_APE_TX_EN 0x10000000
518 #define MAC_STATUS 0x00000404
519 #define MAC_STATUS_PCS_SYNCED 0x00000001
520 #define MAC_STATUS_SIGNAL_DET 0x00000002
521 #define MAC_STATUS_RCVD_CFG 0x00000004
522 #define MAC_STATUS_CFG_CHANGED 0x00000008
523 #define MAC_STATUS_SYNC_CHANGED 0x00000010
524 #define MAC_STATUS_PORT_DEC_ERR 0x00000400
525 #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
526 #define MAC_STATUS_MI_COMPLETION 0x00400000
527 #define MAC_STATUS_MI_INTERRUPT 0x00800000
528 #define MAC_STATUS_AP_ERROR 0x01000000
529 #define MAC_STATUS_ODI_ERROR 0x02000000
530 #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
531 #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
532 #define MAC_EVENT 0x00000408
533 #define MAC_EVENT_PORT_DECODE_ERR 0x00000400
534 #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
535 #define MAC_EVENT_MI_COMPLETION 0x00400000
536 #define MAC_EVENT_MI_INTERRUPT 0x00800000
537 #define MAC_EVENT_AP_ERROR 0x01000000
538 #define MAC_EVENT_ODI_ERROR 0x02000000
539 #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
540 #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
541 #define MAC_LED_CTRL 0x0000040c
542 #define LED_CTRL_LNKLED_OVERRIDE 0x00000001
543 #define LED_CTRL_1000MBPS_ON 0x00000002
544 #define LED_CTRL_100MBPS_ON 0x00000004
545 #define LED_CTRL_10MBPS_ON 0x00000008
546 #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
547 #define LED_CTRL_TRAFFIC_BLINK 0x00000020
548 #define LED_CTRL_TRAFFIC_LED 0x00000040
549 #define LED_CTRL_1000MBPS_STATUS 0x00000080
550 #define LED_CTRL_100MBPS_STATUS 0x00000100
551 #define LED_CTRL_10MBPS_STATUS 0x00000200
552 #define LED_CTRL_TRAFFIC_STATUS 0x00000400
553 #define LED_CTRL_MODE_MAC 0x00000000
554 #define LED_CTRL_MODE_PHY_1 0x00000800
555 #define LED_CTRL_MODE_PHY_2 0x00001000
556 #define LED_CTRL_MODE_SHASTA_MAC 0x00002000
557 #define LED_CTRL_MODE_SHARED 0x00004000
558 #define LED_CTRL_MODE_COMBO 0x00008000
559 #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
560 #define LED_CTRL_BLINK_RATE_SHIFT 19
561 #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
562 #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
563 #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
564 #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
565 #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
566 #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
567 #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
568 #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
569 #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
570 #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
571 #define MAC_ACPI_MBUF_PTR 0x00000430
572 #define MAC_ACPI_LEN_OFFSET 0x00000434
573 #define ACPI_LENOFF_LEN_MASK 0x0000ffff
574 #define ACPI_LENOFF_LEN_SHIFT 0
575 #define ACPI_LENOFF_OFF_MASK 0x0fff0000
576 #define ACPI_LENOFF_OFF_SHIFT 16
577 #define MAC_TX_BACKOFF_SEED 0x00000438
578 #define TX_BACKOFF_SEED_MASK 0x000003ff
579 #define MAC_RX_MTU_SIZE 0x0000043c
580 #define RX_MTU_SIZE_MASK 0x0000ffff
581 #define MAC_PCS_TEST 0x00000440
582 #define PCS_TEST_PATTERN_MASK 0x000fffff
583 #define PCS_TEST_PATTERN_SHIFT 0
584 #define PCS_TEST_ENABLE 0x00100000
585 #define MAC_TX_AUTO_NEG 0x00000444
586 #define TX_AUTO_NEG_MASK 0x0000ffff
587 #define TX_AUTO_NEG_SHIFT 0
588 #define MAC_RX_AUTO_NEG 0x00000448
589 #define RX_AUTO_NEG_MASK 0x0000ffff
590 #define RX_AUTO_NEG_SHIFT 0
591 #define MAC_MI_COM 0x0000044c
592 #define MI_COM_CMD_MASK 0x0c000000
593 #define MI_COM_CMD_WRITE 0x04000000
594 #define MI_COM_CMD_READ 0x08000000
595 #define MI_COM_READ_FAILED 0x10000000
596 #define MI_COM_START 0x20000000
597 #define MI_COM_BUSY 0x20000000
598 #define MI_COM_PHY_ADDR_MASK 0x03e00000
599 #define MI_COM_PHY_ADDR_SHIFT 21
600 #define MI_COM_REG_ADDR_MASK 0x001f0000
601 #define MI_COM_REG_ADDR_SHIFT 16
602 #define MI_COM_DATA_MASK 0x0000ffff
603 #define MAC_MI_STAT 0x00000450
604 #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
605 #define MAC_MI_STAT_10MBPS_MODE 0x00000002
606 #define MAC_MI_MODE 0x00000454
607 #define MAC_MI_MODE_CLK_10MHZ 0x00000001
608 #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
609 #define MAC_MI_MODE_AUTO_POLL 0x00000010
610 #define MAC_MI_MODE_500KHZ_CONST 0x00008000
611 #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
612 #define MAC_AUTO_POLL_STATUS 0x00000458
613 #define MAC_AUTO_POLL_ERROR 0x00000001
614 #define MAC_TX_MODE 0x0000045c
615 #define TX_MODE_RESET 0x00000001
616 #define TX_MODE_ENABLE 0x00000002
617 #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
618 #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
619 #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
620 #define TX_MODE_MBUF_LOCKUP_FIX 0x00000100
621 #define TX_MODE_JMB_FRM_LEN 0x00400000
622 #define TX_MODE_CNT_DN_MODE 0x00800000
623 #define MAC_TX_STATUS 0x00000460
624 #define TX_STATUS_XOFFED 0x00000001
625 #define TX_STATUS_SENT_XOFF 0x00000002
626 #define TX_STATUS_SENT_XON 0x00000004
627 #define TX_STATUS_LINK_UP 0x00000008
628 #define TX_STATUS_ODI_UNDERRUN 0x00000010
629 #define TX_STATUS_ODI_OVERRUN 0x00000020
630 #define MAC_TX_LENGTHS 0x00000464
631 #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
632 #define TX_LENGTHS_SLOT_TIME_SHIFT 0
633 #define TX_LENGTHS_IPG_MASK 0x00000f00
634 #define TX_LENGTHS_IPG_SHIFT 8
635 #define TX_LENGTHS_IPG_CRS_MASK 0x00003000
636 #define TX_LENGTHS_IPG_CRS_SHIFT 12
637 #define TX_LENGTHS_JMB_FRM_LEN_MSK 0x00ff0000
638 #define TX_LENGTHS_CNT_DWN_VAL_MSK 0xff000000
639 #define MAC_RX_MODE 0x00000468
640 #define RX_MODE_RESET 0x00000001
641 #define RX_MODE_ENABLE 0x00000002
642 #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
643 #define RX_MODE_KEEP_MAC_CTRL 0x00000008
644 #define RX_MODE_KEEP_PAUSE 0x00000010
645 #define RX_MODE_ACCEPT_OVERSIZED 0x00000020
646 #define RX_MODE_ACCEPT_RUNTS 0x00000040
647 #define RX_MODE_LEN_CHECK 0x00000080
648 #define RX_MODE_PROMISC 0x00000100
649 #define RX_MODE_NO_CRC_CHECK 0x00000200
650 #define RX_MODE_KEEP_VLAN_TAG 0x00000400
651 #define RX_MODE_RSS_IPV4_HASH_EN 0x00010000
652 #define RX_MODE_RSS_TCP_IPV4_HASH_EN 0x00020000
653 #define RX_MODE_RSS_IPV6_HASH_EN 0x00040000
654 #define RX_MODE_RSS_TCP_IPV6_HASH_EN 0x00080000
655 #define RX_MODE_RSS_ITBL_HASH_BITS_7 0x00700000
656 #define RX_MODE_RSS_ENABLE 0x00800000
657 #define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
658 #define MAC_RX_STATUS 0x0000046c
659 #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
660 #define RX_STATUS_XOFF_RCVD 0x00000002
661 #define RX_STATUS_XON_RCVD 0x00000004
662 #define MAC_HASH_REG_0 0x00000470
663 #define MAC_HASH_REG_1 0x00000474
664 #define MAC_HASH_REG_2 0x00000478
665 #define MAC_HASH_REG_3 0x0000047c
666 #define MAC_RCV_RULE_0 0x00000480
667 #define MAC_RCV_VALUE_0 0x00000484
668 #define MAC_RCV_RULE_1 0x00000488
669 #define MAC_RCV_VALUE_1 0x0000048c
670 #define MAC_RCV_RULE_2 0x00000490
671 #define MAC_RCV_VALUE_2 0x00000494
672 #define MAC_RCV_RULE_3 0x00000498
673 #define MAC_RCV_VALUE_3 0x0000049c
674 #define MAC_RCV_RULE_4 0x000004a0
675 #define MAC_RCV_VALUE_4 0x000004a4
676 #define MAC_RCV_RULE_5 0x000004a8
677 #define MAC_RCV_VALUE_5 0x000004ac
678 #define MAC_RCV_RULE_6 0x000004b0
679 #define MAC_RCV_VALUE_6 0x000004b4
680 #define MAC_RCV_RULE_7 0x000004b8
681 #define MAC_RCV_VALUE_7 0x000004bc
682 #define MAC_RCV_RULE_8 0x000004c0
683 #define MAC_RCV_VALUE_8 0x000004c4
684 #define MAC_RCV_RULE_9 0x000004c8
685 #define MAC_RCV_VALUE_9 0x000004cc
686 #define MAC_RCV_RULE_10 0x000004d0
687 #define MAC_RCV_VALUE_10 0x000004d4
688 #define MAC_RCV_RULE_11 0x000004d8
689 #define MAC_RCV_VALUE_11 0x000004dc
690 #define MAC_RCV_RULE_12 0x000004e0
691 #define MAC_RCV_VALUE_12 0x000004e4
692 #define MAC_RCV_RULE_13 0x000004e8
693 #define MAC_RCV_VALUE_13 0x000004ec
694 #define MAC_RCV_RULE_14 0x000004f0
695 #define MAC_RCV_VALUE_14 0x000004f4
696 #define MAC_RCV_RULE_15 0x000004f8
697 #define MAC_RCV_VALUE_15 0x000004fc
698 #define RCV_RULE_DISABLE_MASK 0x7fffffff
699 #define MAC_RCV_RULE_CFG 0x00000500
700 #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
701 #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
702 /* 0x508 --> 0x520 unused */
703 #define MAC_HASHREGU_0 0x00000520
704 #define MAC_HASHREGU_1 0x00000524
705 #define MAC_HASHREGU_2 0x00000528
706 #define MAC_HASHREGU_3 0x0000052c
707 #define MAC_EXTADDR_0_HIGH 0x00000530
708 #define MAC_EXTADDR_0_LOW 0x00000534
709 #define MAC_EXTADDR_1_HIGH 0x00000538
710 #define MAC_EXTADDR_1_LOW 0x0000053c
711 #define MAC_EXTADDR_2_HIGH 0x00000540
712 #define MAC_EXTADDR_2_LOW 0x00000544
713 #define MAC_EXTADDR_3_HIGH 0x00000548
714 #define MAC_EXTADDR_3_LOW 0x0000054c
715 #define MAC_EXTADDR_4_HIGH 0x00000550
716 #define MAC_EXTADDR_4_LOW 0x00000554
717 #define MAC_EXTADDR_5_HIGH 0x00000558
718 #define MAC_EXTADDR_5_LOW 0x0000055c
719 #define MAC_EXTADDR_6_HIGH 0x00000560
720 #define MAC_EXTADDR_6_LOW 0x00000564
721 #define MAC_EXTADDR_7_HIGH 0x00000568
722 #define MAC_EXTADDR_7_LOW 0x0000056c
723 #define MAC_EXTADDR_8_HIGH 0x00000570
724 #define MAC_EXTADDR_8_LOW 0x00000574
725 #define MAC_EXTADDR_9_HIGH 0x00000578
726 #define MAC_EXTADDR_9_LOW 0x0000057c
727 #define MAC_EXTADDR_10_HIGH 0x00000580
728 #define MAC_EXTADDR_10_LOW 0x00000584
729 #define MAC_EXTADDR_11_HIGH 0x00000588
730 #define MAC_EXTADDR_11_LOW 0x0000058c
731 #define MAC_SERDES_CFG 0x00000590
732 #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
733 #define MAC_SERDES_STAT 0x00000594
734 /* 0x598 --> 0x5a0 unused */
735 #define MAC_PHYCFG1 0x000005a0
736 #define MAC_PHYCFG1_RGMII_INT 0x00000001
737 #define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0
738 #define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000
739 #define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000
740 #define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000
741 #define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
742 #define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
743 #define MAC_PHYCFG1_TXC_DRV 0x20000000
744 #define MAC_PHYCFG2 0x000005a4
745 #define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
746 #define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
747 #define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
748 #define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
749 #define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
750 #define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
751 #define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
752 #define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
753 #define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
754 #define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
755 #define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
756 #define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
757 #define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
758 #define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
759 #define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
760 #define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
761 #define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
762 #define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
763 #define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
764 #define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
765 #define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
766 #define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
767 #define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
768 #define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
769 #define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
770 #define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
771 #define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
772 #define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
773 #define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
774 #define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
775 #define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
776 #define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
777 #define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
778 #define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
779 #define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
780 #define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
781 #define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
782 #define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
783 #define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
784 #define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
785 #define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
786 #define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
787 #define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
788 #define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
789 #define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
790 #define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
791 #define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
792 #define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
793 #define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
794 #define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
795 #define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
796 #define MAC_PHYCFG2_50610_LED_MODES \
797 (MAC_PHYCFG2_EMODE_MASK_50610 | \
798 MAC_PHYCFG2_EMODE_COMP_50610 | \
799 MAC_PHYCFG2_FMODE_MASK_50610 | \
800 MAC_PHYCFG2_FMODE_COMP_50610 | \
801 MAC_PHYCFG2_GMODE_MASK_50610 | \
802 MAC_PHYCFG2_GMODE_COMP_50610 | \
803 MAC_PHYCFG2_ACT_MASK_50610 | \
804 MAC_PHYCFG2_ACT_COMP_50610 | \
805 MAC_PHYCFG2_QUAL_MASK_50610 | \
806 MAC_PHYCFG2_QUAL_COMP_50610)
807 #define MAC_PHYCFG2_AC131_LED_MODES \
808 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
809 MAC_PHYCFG2_EMODE_COMP_AC131 | \
810 MAC_PHYCFG2_FMODE_MASK_AC131 | \
811 MAC_PHYCFG2_FMODE_COMP_AC131 | \
812 MAC_PHYCFG2_GMODE_MASK_AC131 | \
813 MAC_PHYCFG2_GMODE_COMP_AC131 | \
814 MAC_PHYCFG2_ACT_MASK_AC131 | \
815 MAC_PHYCFG2_ACT_COMP_AC131 | \
816 MAC_PHYCFG2_QUAL_MASK_AC131 | \
817 MAC_PHYCFG2_QUAL_COMP_AC131)
818 #define MAC_PHYCFG2_RTL8211C_LED_MODES \
819 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
820 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
821 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
822 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
823 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
824 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
825 MAC_PHYCFG2_ACT_MASK_RT8211 | \
826 MAC_PHYCFG2_ACT_COMP_RT8211 | \
827 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
828 MAC_PHYCFG2_QUAL_COMP_RT8211)
829 #define MAC_PHYCFG2_RTL8201E_LED_MODES \
830 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
831 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
832 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
833 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
834 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
835 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
836 MAC_PHYCFG2_ACT_MASK_RT8201 | \
837 MAC_PHYCFG2_ACT_COMP_RT8201 | \
838 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
839 MAC_PHYCFG2_QUAL_COMP_RT8201)
840 #define MAC_EXT_RGMII_MODE 0x000005a8
841 #define MAC_RGMII_MODE_TX_ENABLE 0x00000001
842 #define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
843 #define MAC_RGMII_MODE_TX_RESET 0x00000004
844 #define MAC_RGMII_MODE_RX_INT_B 0x00000100
845 #define MAC_RGMII_MODE_RX_QUALITY 0x00000200
846 #define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
847 #define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
848 /* 0x5ac --> 0x5b0 unused */
849 #define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
850 #define SERDES_RX_SIG_DETECT 0x00000400
851 #define SG_DIG_CTRL 0x000005b0
852 #define SG_DIG_USING_HW_AUTONEG 0x80000000
853 #define SG_DIG_SOFT_RESET 0x40000000
854 #define SG_DIG_DISABLE_LINKRDY 0x20000000
855 #define SG_DIG_CRC16_CLEAR_N 0x01000000
856 #define SG_DIG_EN10B 0x00800000
857 #define SG_DIG_CLEAR_STATUS 0x00400000
858 #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
859 #define SG_DIG_LOCAL_LINK_STATUS 0x00100000
860 #define SG_DIG_SPEED_STATUS_MASK 0x000c0000
861 #define SG_DIG_SPEED_STATUS_SHIFT 18
862 #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
863 #define SG_DIG_RESTART_AUTONEG 0x00010000
864 #define SG_DIG_FIBER_MODE 0x00008000
865 #define SG_DIG_REMOTE_FAULT_MASK 0x00006000
866 #define SG_DIG_PAUSE_MASK 0x00001800
867 #define SG_DIG_PAUSE_CAP 0x00000800
868 #define SG_DIG_ASYM_PAUSE 0x00001000
869 #define SG_DIG_GBIC_ENABLE 0x00000400
870 #define SG_DIG_CHECK_END_ENABLE 0x00000200
871 #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
872 #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
873 #define SG_DIG_GMII_INPUT_SELECT 0x00000040
874 #define SG_DIG_MRADV_CRC16_SELECT 0x00000020
875 #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
876 #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
877 #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
878 #define SG_DIG_REMOTE_LOOPBACK 0x00000002
879 #define SG_DIG_LOOPBACK 0x00000001
880 #define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
881 SG_DIG_LOCAL_DUPLEX_STATUS | \
882 SG_DIG_LOCAL_LINK_STATUS | \
883 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
884 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
885 #define SG_DIG_STATUS 0x000005b4
886 #define SG_DIG_CRC16_BUS_MASK 0xffff0000
887 #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
888 #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
889 #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
890 #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
891 #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
892 #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
893 #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
894 #define SG_DIG_IS_SERDES 0x00000100
895 #define SG_DIG_COMMA_DETECTOR 0x00000008
896 #define SG_DIG_MAC_ACK_STATUS 0x00000004
897 #define SG_DIG_AUTONEG_COMPLETE 0x00000002
898 #define SG_DIG_AUTONEG_ERROR 0x00000001
899 /* 0x5b8 --> 0x600 unused */
900 #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
901 #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
902 /* 0x624 --> 0x670 unused */
904 #define MAC_RSS_INDIR_TBL_0 0x00000630
906 #define MAC_RSS_HASH_KEY_0 0x00000670
907 #define MAC_RSS_HASH_KEY_1 0x00000674
908 #define MAC_RSS_HASH_KEY_2 0x00000678
909 #define MAC_RSS_HASH_KEY_3 0x0000067c
910 #define MAC_RSS_HASH_KEY_4 0x00000680
911 #define MAC_RSS_HASH_KEY_5 0x00000684
912 #define MAC_RSS_HASH_KEY_6 0x00000688
913 #define MAC_RSS_HASH_KEY_7 0x0000068c
914 #define MAC_RSS_HASH_KEY_8 0x00000690
915 #define MAC_RSS_HASH_KEY_9 0x00000694
916 /* 0x698 --> 0x800 unused */
918 #define MAC_TX_STATS_OCTETS 0x00000800
919 #define MAC_TX_STATS_RESV1 0x00000804
920 #define MAC_TX_STATS_COLLISIONS 0x00000808
921 #define MAC_TX_STATS_XON_SENT 0x0000080c
922 #define MAC_TX_STATS_XOFF_SENT 0x00000810
923 #define MAC_TX_STATS_RESV2 0x00000814
924 #define MAC_TX_STATS_MAC_ERRORS 0x00000818
925 #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
926 #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
927 #define MAC_TX_STATS_DEFERRED 0x00000824
928 #define MAC_TX_STATS_RESV3 0x00000828
929 #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
930 #define MAC_TX_STATS_LATE_COL 0x00000830
931 #define MAC_TX_STATS_RESV4_1 0x00000834
932 #define MAC_TX_STATS_RESV4_2 0x00000838
933 #define MAC_TX_STATS_RESV4_3 0x0000083c
934 #define MAC_TX_STATS_RESV4_4 0x00000840
935 #define MAC_TX_STATS_RESV4_5 0x00000844
936 #define MAC_TX_STATS_RESV4_6 0x00000848
937 #define MAC_TX_STATS_RESV4_7 0x0000084c
938 #define MAC_TX_STATS_RESV4_8 0x00000850
939 #define MAC_TX_STATS_RESV4_9 0x00000854
940 #define MAC_TX_STATS_RESV4_10 0x00000858
941 #define MAC_TX_STATS_RESV4_11 0x0000085c
942 #define MAC_TX_STATS_RESV4_12 0x00000860
943 #define MAC_TX_STATS_RESV4_13 0x00000864
944 #define MAC_TX_STATS_RESV4_14 0x00000868
945 #define MAC_TX_STATS_UCAST 0x0000086c
946 #define MAC_TX_STATS_MCAST 0x00000870
947 #define MAC_TX_STATS_BCAST 0x00000874
948 #define MAC_TX_STATS_RESV5_1 0x00000878
949 #define MAC_TX_STATS_RESV5_2 0x0000087c
950 #define MAC_RX_STATS_OCTETS 0x00000880
951 #define MAC_RX_STATS_RESV1 0x00000884
952 #define MAC_RX_STATS_FRAGMENTS 0x00000888
953 #define MAC_RX_STATS_UCAST 0x0000088c
954 #define MAC_RX_STATS_MCAST 0x00000890
955 #define MAC_RX_STATS_BCAST 0x00000894
956 #define MAC_RX_STATS_FCS_ERRORS 0x00000898
957 #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
958 #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
959 #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
960 #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
961 #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
962 #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
963 #define MAC_RX_STATS_JABBERS 0x000008b4
964 #define MAC_RX_STATS_UNDERSIZE 0x000008b8
965 /* 0x8bc --> 0xc00 unused */
967 /* Send data initiator control registers */
968 #define SNDDATAI_MODE 0x00000c00
969 #define SNDDATAI_MODE_RESET 0x00000001
970 #define SNDDATAI_MODE_ENABLE 0x00000002
971 #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
972 #define SNDDATAI_STATUS 0x00000c04
973 #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
974 #define SNDDATAI_STATSCTRL 0x00000c08
975 #define SNDDATAI_SCTRL_ENABLE 0x00000001
976 #define SNDDATAI_SCTRL_FASTUPD 0x00000002
977 #define SNDDATAI_SCTRL_CLEAR 0x00000004
978 #define SNDDATAI_SCTRL_FLUSH 0x00000008
979 #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
980 #define SNDDATAI_STATSENAB 0x00000c0c
981 #define SNDDATAI_STATSINCMASK 0x00000c10
982 #define ISO_PKT_TX 0x00000c20
983 /* 0xc24 --> 0xc80 unused */
984 #define SNDDATAI_COS_CNT_0 0x00000c80
985 #define SNDDATAI_COS_CNT_1 0x00000c84
986 #define SNDDATAI_COS_CNT_2 0x00000c88
987 #define SNDDATAI_COS_CNT_3 0x00000c8c
988 #define SNDDATAI_COS_CNT_4 0x00000c90
989 #define SNDDATAI_COS_CNT_5 0x00000c94
990 #define SNDDATAI_COS_CNT_6 0x00000c98
991 #define SNDDATAI_COS_CNT_7 0x00000c9c
992 #define SNDDATAI_COS_CNT_8 0x00000ca0
993 #define SNDDATAI_COS_CNT_9 0x00000ca4
994 #define SNDDATAI_COS_CNT_10 0x00000ca8
995 #define SNDDATAI_COS_CNT_11 0x00000cac
996 #define SNDDATAI_COS_CNT_12 0x00000cb0
997 #define SNDDATAI_COS_CNT_13 0x00000cb4
998 #define SNDDATAI_COS_CNT_14 0x00000cb8
999 #define SNDDATAI_COS_CNT_15 0x00000cbc
1000 #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
1001 #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
1002 #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
1003 #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
1004 #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
1005 #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
1006 #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
1007 #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
1008 /* 0xce0 --> 0x1000 unused */
1010 /* Send data completion control registers */
1011 #define SNDDATAC_MODE 0x00001000
1012 #define SNDDATAC_MODE_RESET 0x00000001
1013 #define SNDDATAC_MODE_ENABLE 0x00000002
1014 #define SNDDATAC_MODE_CDELAY 0x00000010
1015 /* 0x1004 --> 0x1400 unused */
1017 /* Send BD ring selector */
1018 #define SNDBDS_MODE 0x00001400
1019 #define SNDBDS_MODE_RESET 0x00000001
1020 #define SNDBDS_MODE_ENABLE 0x00000002
1021 #define SNDBDS_MODE_ATTN_ENABLE 0x00000004
1022 #define SNDBDS_STATUS 0x00001404
1023 #define SNDBDS_STATUS_ERROR_ATTN 0x00000004
1024 #define SNDBDS_HWDIAG 0x00001408
1025 /* 0x140c --> 0x1440 */
1026 #define SNDBDS_SEL_CON_IDX_0 0x00001440
1027 #define SNDBDS_SEL_CON_IDX_1 0x00001444
1028 #define SNDBDS_SEL_CON_IDX_2 0x00001448
1029 #define SNDBDS_SEL_CON_IDX_3 0x0000144c
1030 #define SNDBDS_SEL_CON_IDX_4 0x00001450
1031 #define SNDBDS_SEL_CON_IDX_5 0x00001454
1032 #define SNDBDS_SEL_CON_IDX_6 0x00001458
1033 #define SNDBDS_SEL_CON_IDX_7 0x0000145c
1034 #define SNDBDS_SEL_CON_IDX_8 0x00001460
1035 #define SNDBDS_SEL_CON_IDX_9 0x00001464
1036 #define SNDBDS_SEL_CON_IDX_10 0x00001468
1037 #define SNDBDS_SEL_CON_IDX_11 0x0000146c
1038 #define SNDBDS_SEL_CON_IDX_12 0x00001470
1039 #define SNDBDS_SEL_CON_IDX_13 0x00001474
1040 #define SNDBDS_SEL_CON_IDX_14 0x00001478
1041 #define SNDBDS_SEL_CON_IDX_15 0x0000147c
1042 /* 0x1480 --> 0x1800 unused */
1044 /* Send BD initiator control registers */
1045 #define SNDBDI_MODE 0x00001800
1046 #define SNDBDI_MODE_RESET 0x00000001
1047 #define SNDBDI_MODE_ENABLE 0x00000002
1048 #define SNDBDI_MODE_ATTN_ENABLE 0x00000004
1049 #define SNDBDI_MODE_MULTI_TXQ_EN 0x00000020
1050 #define SNDBDI_STATUS 0x00001804
1051 #define SNDBDI_STATUS_ERROR_ATTN 0x00000004
1052 #define SNDBDI_IN_PROD_IDX_0 0x00001808
1053 #define SNDBDI_IN_PROD_IDX_1 0x0000180c
1054 #define SNDBDI_IN_PROD_IDX_2 0x00001810
1055 #define SNDBDI_IN_PROD_IDX_3 0x00001814
1056 #define SNDBDI_IN_PROD_IDX_4 0x00001818
1057 #define SNDBDI_IN_PROD_IDX_5 0x0000181c
1058 #define SNDBDI_IN_PROD_IDX_6 0x00001820
1059 #define SNDBDI_IN_PROD_IDX_7 0x00001824
1060 #define SNDBDI_IN_PROD_IDX_8 0x00001828
1061 #define SNDBDI_IN_PROD_IDX_9 0x0000182c
1062 #define SNDBDI_IN_PROD_IDX_10 0x00001830
1063 #define SNDBDI_IN_PROD_IDX_11 0x00001834
1064 #define SNDBDI_IN_PROD_IDX_12 0x00001838
1065 #define SNDBDI_IN_PROD_IDX_13 0x0000183c
1066 #define SNDBDI_IN_PROD_IDX_14 0x00001840
1067 #define SNDBDI_IN_PROD_IDX_15 0x00001844
1068 /* 0x1848 --> 0x1c00 unused */
1070 /* Send BD completion control registers */
1071 #define SNDBDC_MODE 0x00001c00
1072 #define SNDBDC_MODE_RESET 0x00000001
1073 #define SNDBDC_MODE_ENABLE 0x00000002
1074 #define SNDBDC_MODE_ATTN_ENABLE 0x00000004
1075 /* 0x1c04 --> 0x2000 unused */
1077 /* Receive list placement control registers */
1078 #define RCVLPC_MODE 0x00002000
1079 #define RCVLPC_MODE_RESET 0x00000001
1080 #define RCVLPC_MODE_ENABLE 0x00000002
1081 #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
1082 #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
1083 #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
1084 #define RCVLPC_STATUS 0x00002004
1085 #define RCVLPC_STATUS_CLASS0 0x00000004
1086 #define RCVLPC_STATUS_MAPOOR 0x00000008
1087 #define RCVLPC_STATUS_STAT_OFLOW 0x00000010
1088 #define RCVLPC_LOCK 0x00002008
1089 #define RCVLPC_LOCK_REQ_MASK 0x0000ffff
1090 #define RCVLPC_LOCK_REQ_SHIFT 0
1091 #define RCVLPC_LOCK_GRANT_MASK 0xffff0000
1092 #define RCVLPC_LOCK_GRANT_SHIFT 16
1093 #define RCVLPC_NON_EMPTY_BITS 0x0000200c
1094 #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
1095 #define RCVLPC_CONFIG 0x00002010
1096 #define RCVLPC_STATSCTRL 0x00002014
1097 #define RCVLPC_STATSCTRL_ENABLE 0x00000001
1098 #define RCVLPC_STATSCTRL_FASTUPD 0x00000002
1099 #define RCVLPC_STATS_ENABLE 0x00002018
1100 #define RCVLPC_STATSENAB_ASF_FIX 0x00000002
1101 #define RCVLPC_STATSENAB_DACK_FIX 0x00040000
1102 #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
1103 #define RCVLPC_STATS_INCMASK 0x0000201c
1104 /* 0x2020 --> 0x2100 unused */
1105 #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
1106 #define SELLST_TAIL 0x00000004
1107 #define SELLST_CONT 0x00000008
1108 #define SELLST_UNUSED 0x0000000c
1109 #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
1110 #define RCVLPC_DROP_FILTER_CNT 0x00002240
1111 #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
1112 #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
1113 #define RCVLPC_NO_RCV_BD_CNT 0x0000224c
1114 #define RCVLPC_IN_DISCARDS_CNT 0x00002250
1115 #define RCVLPC_IN_ERRORS_CNT 0x00002254
1116 #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
1117 /* 0x225c --> 0x2400 unused */
1119 /* Receive Data and Receive BD Initiator Control */
1120 #define RCVDBDI_MODE 0x00002400
1121 #define RCVDBDI_MODE_RESET 0x00000001
1122 #define RCVDBDI_MODE_ENABLE 0x00000002
1123 #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
1124 #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
1125 #define RCVDBDI_MODE_INV_RING_SZ 0x00000010
1126 #define RCVDBDI_MODE_LRG_RING_SZ 0x00010000
1127 #define RCVDBDI_STATUS 0x00002404
1128 #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
1129 #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
1130 #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
1131 #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
1132 /* 0x240c --> 0x2440 unused */
1133 #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
1134 #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
1135 #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
1136 #define RCVDBDI_JUMBO_CON_IDX 0x00002470
1137 #define RCVDBDI_STD_CON_IDX 0x00002474
1138 #define RCVDBDI_MINI_CON_IDX 0x00002478
1139 /* 0x247c --> 0x2480 unused */
1140 #define RCVDBDI_BD_PROD_IDX_0 0x00002480
1141 #define RCVDBDI_BD_PROD_IDX_1 0x00002484
1142 #define RCVDBDI_BD_PROD_IDX_2 0x00002488
1143 #define RCVDBDI_BD_PROD_IDX_3 0x0000248c
1144 #define RCVDBDI_BD_PROD_IDX_4 0x00002490
1145 #define RCVDBDI_BD_PROD_IDX_5 0x00002494
1146 #define RCVDBDI_BD_PROD_IDX_6 0x00002498
1147 #define RCVDBDI_BD_PROD_IDX_7 0x0000249c
1148 #define RCVDBDI_BD_PROD_IDX_8 0x000024a0
1149 #define RCVDBDI_BD_PROD_IDX_9 0x000024a4
1150 #define RCVDBDI_BD_PROD_IDX_10 0x000024a8
1151 #define RCVDBDI_BD_PROD_IDX_11 0x000024ac
1152 #define RCVDBDI_BD_PROD_IDX_12 0x000024b0
1153 #define RCVDBDI_BD_PROD_IDX_13 0x000024b4
1154 #define RCVDBDI_BD_PROD_IDX_14 0x000024b8
1155 #define RCVDBDI_BD_PROD_IDX_15 0x000024bc
1156 #define RCVDBDI_HWDIAG 0x000024c0
1157 /* 0x24c4 --> 0x2800 unused */
1159 /* Receive Data Completion Control */
1160 #define RCVDCC_MODE 0x00002800
1161 #define RCVDCC_MODE_RESET 0x00000001
1162 #define RCVDCC_MODE_ENABLE 0x00000002
1163 #define RCVDCC_MODE_ATTN_ENABLE 0x00000004
1164 /* 0x2804 --> 0x2c00 unused */
1166 /* Receive BD Initiator Control Registers */
1167 #define RCVBDI_MODE 0x00002c00
1168 #define RCVBDI_MODE_RESET 0x00000001
1169 #define RCVBDI_MODE_ENABLE 0x00000002
1170 #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
1171 #define RCVBDI_STATUS 0x00002c04
1172 #define RCVBDI_STATUS_RCB_ATTN 0x00000004
1173 #define RCVBDI_JUMBO_PROD_IDX 0x00002c08
1174 #define RCVBDI_STD_PROD_IDX 0x00002c0c
1175 #define RCVBDI_MINI_PROD_IDX 0x00002c10
1176 #define RCVBDI_MINI_THRESH 0x00002c14
1177 #define RCVBDI_STD_THRESH 0x00002c18
1178 #define RCVBDI_JUMBO_THRESH 0x00002c1c
1179 /* 0x2c20 --> 0x2d00 unused */
1181 #define STD_REPLENISH_LWM 0x00002d00
1182 #define JMB_REPLENISH_LWM 0x00002d04
1183 /* 0x2d08 --> 0x3000 unused */
1185 /* Receive BD Completion Control Registers */
1186 #define RCVCC_MODE 0x00003000
1187 #define RCVCC_MODE_RESET 0x00000001
1188 #define RCVCC_MODE_ENABLE 0x00000002
1189 #define RCVCC_MODE_ATTN_ENABLE 0x00000004
1190 #define RCVCC_STATUS 0x00003004
1191 #define RCVCC_STATUS_ERROR_ATTN 0x00000004
1192 #define RCVCC_JUMP_PROD_IDX 0x00003008
1193 #define RCVCC_STD_PROD_IDX 0x0000300c
1194 #define RCVCC_MINI_PROD_IDX 0x00003010
1195 /* 0x3014 --> 0x3400 unused */
1197 /* Receive list selector control registers */
1198 #define RCVLSC_MODE 0x00003400
1199 #define RCVLSC_MODE_RESET 0x00000001
1200 #define RCVLSC_MODE_ENABLE 0x00000002
1201 #define RCVLSC_MODE_ATTN_ENABLE 0x00000004
1202 #define RCVLSC_STATUS 0x00003404
1203 #define RCVLSC_STATUS_ERROR_ATTN 0x00000004
1204 /* 0x3408 --> 0x3600 unused */
1206 /* CPMU registers */
1207 #define TG3_CPMU_CTRL 0x00003600
1208 #define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
1209 #define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
1210 #define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
1211 #define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
1212 #define TG3_CPMU_LSPD_10MB_CLK 0x00003604
1213 #define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
1214 #define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
1215 /* 0x3608 --> 0x360c unused */
1217 #define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
1218 #define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
1219 #define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
1220 #define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
1221 #define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
1222 #define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
1223 #define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1225 #define TG3_CPMU_D0_CLCK_POLICY 0x00003614
1226 /* 0x3614 --> 0x361c unused */
1228 #define TG3_CPMU_HST_ACC 0x0000361c
1229 #define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
1230 #define CPMU_HST_ACC_MACCLK_6_25 0x00130000
1231 /* 0x3620 --> 0x3630 unused */
1233 #define TG3_CPMU_CLCK_ORIDE 0x00003624
1234 #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000
1236 #define TG3_CPMU_CLCK_ORIDE_EN 0x00003628
1237 #define CPMU_CLCK_ORIDE_MAC_CLCK_ORIDE_EN 0x00002000
1239 #define TG3_CPMU_CLCK_STAT 0x00003630
1240 #define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1241 #define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1242 #define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1243 #define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1244 /* 0x3634 --> 0x365c unused */
1246 #define TG3_CPMU_MUTEX_REQ 0x0000365c
1247 #define CPMU_MUTEX_REQ_DRIVER 0x00001000
1248 #define TG3_CPMU_MUTEX_GNT 0x00003660
1249 #define CPMU_MUTEX_GNT_DRIVER 0x00001000
1250 #define TG3_CPMU_PHY_STRAP 0x00003664
1251 #define TG3_CPMU_PHY_STRAP_IS_SERDES 0x00000020
1252 /* 0x3664 --> 0x36b0 unused */
1254 #define TG3_CPMU_EEE_MODE 0x000036b0
1255 #define TG3_CPMU_EEEMD_APE_TX_DET_EN 0x00000004
1256 #define TG3_CPMU_EEEMD_ERLY_L1_XIT_DET 0x00000008
1257 #define TG3_CPMU_EEEMD_SND_IDX_DET_EN 0x00000040
1258 #define TG3_CPMU_EEEMD_LPI_ENABLE 0x00000080
1259 #define TG3_CPMU_EEEMD_LPI_IN_TX 0x00000100
1260 #define TG3_CPMU_EEEMD_LPI_IN_RX 0x00000200
1261 #define TG3_CPMU_EEEMD_EEE_ENABLE 0x00100000
1262 #define TG3_CPMU_EEE_DBTMR1 0x000036b4
1263 #define TG3_CPMU_DBTMR1_PCIEXIT_2047US 0x07ff0000
1264 #define TG3_CPMU_DBTMR1_LNKIDLE_2047US 0x000070ff
1265 #define TG3_CPMU_EEE_DBTMR2 0x000036b8
1266 #define TG3_CPMU_DBTMR2_APE_TX_2047US 0x07ff0000
1267 #define TG3_CPMU_DBTMR2_TXIDXEQ_2047US 0x000070ff
1268 #define TG3_CPMU_EEE_LNKIDL_CTRL 0x000036bc
1269 #define TG3_CPMU_EEE_LNKIDL_PCIE_NL0 0x01000000
1270 #define TG3_CPMU_EEE_LNKIDL_UART_IDL 0x00000004
1271 /* 0x36c0 --> 0x36d0 unused */
1273 #define TG3_CPMU_EEE_CTRL 0x000036d0
1274 #define TG3_CPMU_EEE_CTRL_EXIT_16_5_US 0x0000019d
1275 #define TG3_CPMU_EEE_CTRL_EXIT_36_US 0x00000384
1276 #define TG3_CPMU_EEE_CTRL_EXIT_20_1_US 0x000001f8
1277 /* 0x36d4 --> 0x3800 unused */
1279 /* Mbuf cluster free registers */
1280 #define MBFREE_MODE 0x00003800
1281 #define MBFREE_MODE_RESET 0x00000001
1282 #define MBFREE_MODE_ENABLE 0x00000002
1283 #define MBFREE_STATUS 0x00003804
1284 /* 0x3808 --> 0x3c00 unused */
1286 /* Host coalescing control registers */
1287 #define HOSTCC_MODE 0x00003c00
1288 #define HOSTCC_MODE_RESET 0x00000001
1289 #define HOSTCC_MODE_ENABLE 0x00000002
1290 #define HOSTCC_MODE_ATTN 0x00000004
1291 #define HOSTCC_MODE_NOW 0x00000008
1292 #define HOSTCC_MODE_FULL_STATUS 0x00000000
1293 #define HOSTCC_MODE_64BYTE 0x00000080
1294 #define HOSTCC_MODE_32BYTE 0x00000100
1295 #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1296 #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1297 #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1298 #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
1299 #define HOSTCC_MODE_COAL_VEC1_NOW 0x00002000
1300 #define HOSTCC_STATUS 0x00003c04
1301 #define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1302 #define HOSTCC_RXCOL_TICKS 0x00003c08
1303 #define LOW_RXCOL_TICKS 0x00000032
1304 #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
1305 #define DEFAULT_RXCOL_TICKS 0x00000048
1306 #define HIGH_RXCOL_TICKS 0x00000096
1307 #define MAX_RXCOL_TICKS 0x000003ff
1308 #define HOSTCC_TXCOL_TICKS 0x00003c0c
1309 #define LOW_TXCOL_TICKS 0x00000096
1310 #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
1311 #define DEFAULT_TXCOL_TICKS 0x0000012c
1312 #define HIGH_TXCOL_TICKS 0x00000145
1313 #define MAX_TXCOL_TICKS 0x000003ff
1314 #define HOSTCC_RXMAX_FRAMES 0x00003c10
1315 #define LOW_RXMAX_FRAMES 0x00000005
1316 #define DEFAULT_RXMAX_FRAMES 0x00000008
1317 #define HIGH_RXMAX_FRAMES 0x00000012
1318 #define MAX_RXMAX_FRAMES 0x000000ff
1319 #define HOSTCC_TXMAX_FRAMES 0x00003c14
1320 #define LOW_TXMAX_FRAMES 0x00000035
1321 #define DEFAULT_TXMAX_FRAMES 0x0000004b
1322 #define HIGH_TXMAX_FRAMES 0x00000052
1323 #define MAX_TXMAX_FRAMES 0x000000ff
1324 #define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1325 #define DEFAULT_RXCOAL_TICK_INT 0x00000019
1326 #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
1327 #define MAX_RXCOAL_TICK_INT 0x000003ff
1328 #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1329 #define DEFAULT_TXCOAL_TICK_INT 0x00000019
1330 #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
1331 #define MAX_TXCOAL_TICK_INT 0x000003ff
1332 #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1333 #define DEFAULT_RXCOAL_MAXF_INT 0x00000005
1334 #define MAX_RXCOAL_MAXF_INT 0x000000ff
1335 #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1336 #define DEFAULT_TXCOAL_MAXF_INT 0x00000005
1337 #define MAX_TXCOAL_MAXF_INT 0x000000ff
1338 #define HOSTCC_STAT_COAL_TICKS 0x00003c28
1339 #define DEFAULT_STAT_COAL_TICKS 0x000f4240
1340 #define MAX_STAT_COAL_TICKS 0xd693d400
1341 #define MIN_STAT_COAL_TICKS 0x00000064
1342 /* 0x3c2c --> 0x3c30 unused */
1343 #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1344 #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1345 #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1346 #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1347 #define HOSTCC_FLOW_ATTN 0x00003c48
1348 #define HOSTCC_FLOW_ATTN_MBUF_LWM 0x00000040
1349 /* 0x3c4c --> 0x3c50 unused */
1350 #define HOSTCC_JUMBO_CON_IDX 0x00003c50
1351 #define HOSTCC_STD_CON_IDX 0x00003c54
1352 #define HOSTCC_MINI_CON_IDX 0x00003c58
1353 /* 0x3c5c --> 0x3c80 unused */
1354 #define HOSTCC_RET_PROD_IDX_0 0x00003c80
1355 #define HOSTCC_RET_PROD_IDX_1 0x00003c84
1356 #define HOSTCC_RET_PROD_IDX_2 0x00003c88
1357 #define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1358 #define HOSTCC_RET_PROD_IDX_4 0x00003c90
1359 #define HOSTCC_RET_PROD_IDX_5 0x00003c94
1360 #define HOSTCC_RET_PROD_IDX_6 0x00003c98
1361 #define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1362 #define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1363 #define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1364 #define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1365 #define HOSTCC_RET_PROD_IDX_11 0x00003cac
1366 #define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1367 #define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1368 #define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1369 #define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1370 #define HOSTCC_SND_CON_IDX_0 0x00003cc0
1371 #define HOSTCC_SND_CON_IDX_1 0x00003cc4
1372 #define HOSTCC_SND_CON_IDX_2 0x00003cc8
1373 #define HOSTCC_SND_CON_IDX_3 0x00003ccc
1374 #define HOSTCC_SND_CON_IDX_4 0x00003cd0
1375 #define HOSTCC_SND_CON_IDX_5 0x00003cd4
1376 #define HOSTCC_SND_CON_IDX_6 0x00003cd8
1377 #define HOSTCC_SND_CON_IDX_7 0x00003cdc
1378 #define HOSTCC_SND_CON_IDX_8 0x00003ce0
1379 #define HOSTCC_SND_CON_IDX_9 0x00003ce4
1380 #define HOSTCC_SND_CON_IDX_10 0x00003ce8
1381 #define HOSTCC_SND_CON_IDX_11 0x00003cec
1382 #define HOSTCC_SND_CON_IDX_12 0x00003cf0
1383 #define HOSTCC_SND_CON_IDX_13 0x00003cf4
1384 #define HOSTCC_SND_CON_IDX_14 0x00003cf8
1385 #define HOSTCC_SND_CON_IDX_15 0x00003cfc
1386 #define HOSTCC_STATBLCK_RING1 0x00003d00
1387 /* 0x3d00 --> 0x3d80 unused */
1389 #define HOSTCC_RXCOL_TICKS_VEC1 0x00003d80
1390 #define HOSTCC_TXCOL_TICKS_VEC1 0x00003d84
1391 #define HOSTCC_RXMAX_FRAMES_VEC1 0x00003d88
1392 #define HOSTCC_TXMAX_FRAMES_VEC1 0x00003d8c
1393 #define HOSTCC_RXCOAL_MAXF_INT_VEC1 0x00003d90
1394 #define HOSTCC_TXCOAL_MAXF_INT_VEC1 0x00003d94
1395 /* 0x3d98 --> 0x4000 unused */
1397 /* Memory arbiter control registers */
1398 #define MEMARB_MODE 0x00004000
1399 #define MEMARB_MODE_RESET 0x00000001
1400 #define MEMARB_MODE_ENABLE 0x00000002
1401 #define MEMARB_STATUS 0x00004004
1402 #define MEMARB_TRAP_ADDR_LOW 0x00004008
1403 #define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1404 /* 0x4010 --> 0x4400 unused */
1406 /* Buffer manager control registers */
1407 #define BUFMGR_MODE 0x00004400
1408 #define BUFMGR_MODE_RESET 0x00000001
1409 #define BUFMGR_MODE_ENABLE 0x00000002
1410 #define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1411 #define BUFMGR_MODE_BM_TEST 0x00000008
1412 #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1413 #define BUFMGR_MODE_NO_TX_UNDERRUN 0x80000000
1414 #define BUFMGR_STATUS 0x00004404
1415 #define BUFMGR_STATUS_ERROR 0x00000004
1416 #define BUFMGR_STATUS_MBLOW 0x00000010
1417 #define BUFMGR_MB_POOL_ADDR 0x00004408
1418 #define BUFMGR_MB_POOL_SIZE 0x0000440c
1419 #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1420 #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1421 #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1422 #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
1423 #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
1424 #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1425 #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1426 #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
1427 #define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
1428 #define DEFAULT_MB_MACRX_LOW_WATER_57765 0x0000002a
1429 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
1430 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
1431 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765 0x0000007e
1432 #define BUFMGR_MB_HIGH_WATER 0x00004418
1433 #define DEFAULT_MB_HIGH_WATER 0x00000060
1434 #define DEFAULT_MB_HIGH_WATER_5705 0x00000060
1435 #define DEFAULT_MB_HIGH_WATER_5906 0x00000010
1436 #define DEFAULT_MB_HIGH_WATER_57765 0x000000a0
1437 #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
1438 #define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
1439 #define DEFAULT_MB_HIGH_WATER_JUMBO_57765 0x000000ea
1440 #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1441 #define BUFMGR_MB_ALLOC_BIT 0x10000000
1442 #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1443 #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1444 #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1445 #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1446 #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1447 #define BUFMGR_DMA_LOW_WATER 0x00004434
1448 #define DEFAULT_DMA_LOW_WATER 0x00000005
1449 #define BUFMGR_DMA_HIGH_WATER 0x00004438
1450 #define DEFAULT_DMA_HIGH_WATER 0x0000000a
1451 #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1452 #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1453 #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1454 #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1455 #define BUFMGR_HWDIAG_0 0x0000444c
1456 #define BUFMGR_HWDIAG_1 0x00004450
1457 #define BUFMGR_HWDIAG_2 0x00004454
1458 /* 0x4458 --> 0x4800 unused */
1460 /* Read DMA control registers */
1461 #define RDMAC_MODE 0x00004800
1462 #define RDMAC_MODE_RESET 0x00000001
1463 #define RDMAC_MODE_ENABLE 0x00000002
1464 #define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1465 #define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1466 #define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1467 #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1468 #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1469 #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1470 #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1471 #define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1472 #define RDMAC_MODE_SPLIT_ENABLE 0x00000800
1473 #define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
1474 #define RDMAC_MODE_SPLIT_RESET 0x00001000
1475 #define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1476 #define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
1477 #define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1478 #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
1479 #define RDMAC_MODE_MULT_DMA_RD_DIS 0x01000000
1480 #define RDMAC_MODE_IPV4_LSO_EN 0x08000000
1481 #define RDMAC_MODE_IPV6_LSO_EN 0x10000000
1482 #define RDMAC_MODE_H2BNC_VLAN_DET 0x20000000
1483 #define RDMAC_STATUS 0x00004804
1484 #define RDMAC_STATUS_TGTABORT 0x00000004
1485 #define RDMAC_STATUS_MSTABORT 0x00000008
1486 #define RDMAC_STATUS_PARITYERR 0x00000010
1487 #define RDMAC_STATUS_ADDROFLOW 0x00000020
1488 #define RDMAC_STATUS_FIFOOFLOW 0x00000040
1489 #define RDMAC_STATUS_FIFOURUN 0x00000080
1490 #define RDMAC_STATUS_FIFOOREAD 0x00000100
1491 #define RDMAC_STATUS_LNGREAD 0x00000200
1492 /* 0x4808 --> 0x4900 unused */
1494 #define TG3_RDMA_RSRVCTRL_REG 0x00004900
1495 #define TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004
1496 #define TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000c00
1497 #define TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000ff0
1498 #define TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000c0000
1499 #define TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000ff000
1500 #define TG3_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000
1501 #define TG3_RDMA_RSRVCTRL_TXMRGN_MASK 0xffe00000
1502 /* 0x4904 --> 0x4910 unused */
1504 #define TG3_LSO_RD_DMA_CRPTEN_CTRL 0x00004910
1505 #define TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K 0x00030000
1506 #define TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K 0x000c0000
1507 /* 0x4914 --> 0x4c00 unused */
1509 /* Write DMA control registers */
1510 #define WDMAC_MODE 0x00004c00
1511 #define WDMAC_MODE_RESET 0x00000001
1512 #define WDMAC_MODE_ENABLE 0x00000002
1513 #define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1514 #define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1515 #define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1516 #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1517 #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1518 #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1519 #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1520 #define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1521 #define WDMAC_MODE_RX_ACCEL 0x00000400
1522 #define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
1523 #define WDMAC_MODE_BURST_ALL_DATA 0xc0000000
1524 #define WDMAC_STATUS 0x00004c04
1525 #define WDMAC_STATUS_TGTABORT 0x00000004
1526 #define WDMAC_STATUS_MSTABORT 0x00000008
1527 #define WDMAC_STATUS_PARITYERR 0x00000010
1528 #define WDMAC_STATUS_ADDROFLOW 0x00000020
1529 #define WDMAC_STATUS_FIFOOFLOW 0x00000040
1530 #define WDMAC_STATUS_FIFOURUN 0x00000080
1531 #define WDMAC_STATUS_FIFOOREAD 0x00000100
1532 #define WDMAC_STATUS_LNGREAD 0x00000200
1533 /* 0x4c08 --> 0x5000 unused */
1535 /* Per-cpu register offsets (arm9) */
1536 #define CPU_MODE 0x00000000
1537 #define CPU_MODE_RESET 0x00000001
1538 #define CPU_MODE_HALT 0x00000400
1539 #define CPU_STATE 0x00000004
1540 #define CPU_EVTMASK 0x00000008
1541 /* 0xc --> 0x1c reserved */
1542 #define CPU_PC 0x0000001c
1543 #define CPU_INSN 0x00000020
1544 #define CPU_SPAD_UFLOW 0x00000024
1545 #define CPU_WDOG_CLEAR 0x00000028
1546 #define CPU_WDOG_VECTOR 0x0000002c
1547 #define CPU_WDOG_PC 0x00000030
1548 #define CPU_HW_BP 0x00000034
1549 /* 0x38 --> 0x44 unused */
1550 #define CPU_WDOG_SAVED_STATE 0x00000044
1551 #define CPU_LAST_BRANCH_ADDR 0x00000048
1552 #define CPU_SPAD_UFLOW_SET 0x0000004c
1553 /* 0x50 --> 0x200 unused */
1554 #define CPU_R0 0x00000200
1555 #define CPU_R1 0x00000204
1556 #define CPU_R2 0x00000208
1557 #define CPU_R3 0x0000020c
1558 #define CPU_R4 0x00000210
1559 #define CPU_R5 0x00000214
1560 #define CPU_R6 0x00000218
1561 #define CPU_R7 0x0000021c
1562 #define CPU_R8 0x00000220
1563 #define CPU_R9 0x00000224
1564 #define CPU_R10 0x00000228
1565 #define CPU_R11 0x0000022c
1566 #define CPU_R12 0x00000230
1567 #define CPU_R13 0x00000234
1568 #define CPU_R14 0x00000238
1569 #define CPU_R15 0x0000023c
1570 #define CPU_R16 0x00000240
1571 #define CPU_R17 0x00000244
1572 #define CPU_R18 0x00000248
1573 #define CPU_R19 0x0000024c
1574 #define CPU_R20 0x00000250
1575 #define CPU_R21 0x00000254
1576 #define CPU_R22 0x00000258
1577 #define CPU_R23 0x0000025c
1578 #define CPU_R24 0x00000260
1579 #define CPU_R25 0x00000264
1580 #define CPU_R26 0x00000268
1581 #define CPU_R27 0x0000026c
1582 #define CPU_R28 0x00000270
1583 #define CPU_R29 0x00000274
1584 #define CPU_R30 0x00000278
1585 #define CPU_R31 0x0000027c
1586 /* 0x280 --> 0x400 unused */
1588 #define RX_CPU_BASE 0x00005000
1589 #define RX_CPU_MODE 0x00005000
1590 #define RX_CPU_STATE 0x00005004
1591 #define RX_CPU_PGMCTR 0x0000501c
1592 #define RX_CPU_HWBKPT 0x00005034
1593 #define TX_CPU_BASE 0x00005400
1594 #define TX_CPU_MODE 0x00005400
1595 #define TX_CPU_STATE 0x00005404
1596 #define TX_CPU_PGMCTR 0x0000541c
1598 #define VCPU_STATUS 0x00005100
1599 #define VCPU_STATUS_INIT_DONE 0x04000000
1600 #define VCPU_STATUS_DRV_RESET 0x08000000
1602 #define VCPU_CFGSHDW 0x00005104
1603 #define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1604 #define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
1605 #define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1608 #define GRCMBOX_BASE 0x00005600
1609 #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1610 #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1611 #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1612 #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1613 #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1614 #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1615 #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1616 #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1617 #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1618 #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1619 #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1620 #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1621 #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1622 #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1623 #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1624 #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1625 #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1626 #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1627 #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1628 #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1629 #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1630 #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1631 #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1632 #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1633 #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1634 #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1635 #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1636 #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1637 #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1638 #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1639 #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1640 #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1641 #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1642 #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1643 #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1644 #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1645 #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1646 #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1647 #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1648 #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1649 #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1650 #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1651 #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1652 #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1653 #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1654 #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1655 #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1656 #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1657 #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1658 #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1659 #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1660 #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1661 #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1662 #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1663 #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1664 #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1665 #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1666 #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1667 #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1668 #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1669 #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1670 #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1671 #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1672 #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1673 #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1674 #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1675 #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1676 #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1677 /* 0x5a10 --> 0x5c00 */
1679 /* Flow Through queues */
1680 #define FTQ_RESET 0x00005c00
1681 /* 0x5c04 --> 0x5c10 unused */
1682 #define FTQ_DMA_NORM_READ_CTL 0x00005c10
1683 #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1684 #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1685 #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1686 #define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1687 #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1688 #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1689 #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1690 #define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1691 #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1692 #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1693 #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1694 #define FTQ_SEND_BD_COMP_CTL 0x00005c40
1695 #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1696 #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1697 #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1698 #define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1699 #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1700 #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1701 #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1702 #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1703 #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1704 #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1705 #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1706 #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1707 #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1708 #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1709 #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1710 #define FTQ_SWTYPE1_CTL 0x00005c80
1711 #define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1712 #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1713 #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1714 #define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1715 #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1716 #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1717 #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1718 #define FTQ_HOST_COAL_CTL 0x00005ca0
1719 #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1720 #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1721 #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1722 #define FTQ_MAC_TX_CTL 0x00005cb0
1723 #define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1724 #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1725 #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1726 #define FTQ_MB_FREE_CTL 0x00005cc0
1727 #define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1728 #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1729 #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1730 #define FTQ_RCVBD_COMP_CTL 0x00005cd0
1731 #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1732 #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1733 #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1734 #define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1735 #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1736 #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1737 #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1738 #define FTQ_RCVDATA_INI_CTL 0x00005cf0
1739 #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1740 #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1741 #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1742 #define FTQ_RCVDATA_COMP_CTL 0x00005d00
1743 #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1744 #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1745 #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1746 #define FTQ_SWTYPE2_CTL 0x00005d10
1747 #define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1748 #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1749 #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1750 /* 0x5d20 --> 0x6000 unused */
1752 /* Message signaled interrupt registers */
1753 #define MSGINT_MODE 0x00006000
1754 #define MSGINT_MODE_RESET 0x00000001
1755 #define MSGINT_MODE_ENABLE 0x00000002
1756 #define MSGINT_MODE_ONE_SHOT_DISABLE 0x00000020
1757 #define MSGINT_MODE_MULTIVEC_EN 0x00000080
1758 #define MSGINT_STATUS 0x00006004
1759 #define MSGINT_STATUS_MSI_REQ 0x00000001
1760 #define MSGINT_FIFO 0x00006008
1761 /* 0x600c --> 0x6400 unused */
1763 /* DMA completion registers */
1764 #define DMAC_MODE 0x00006400
1765 #define DMAC_MODE_RESET 0x00000001
1766 #define DMAC_MODE_ENABLE 0x00000002
1767 /* 0x6404 --> 0x6800 unused */
1770 #define GRC_MODE 0x00006800
1771 #define GRC_MODE_UPD_ON_COAL 0x00000001
1772 #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1773 #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1774 #define GRC_MODE_BSWAP_DATA 0x00000010
1775 #define GRC_MODE_WSWAP_DATA 0x00000020
1776 #define GRC_MODE_BYTE_SWAP_B2HRX_DATA 0x00000040
1777 #define GRC_MODE_WORD_SWAP_B2HRX_DATA 0x00000080
1778 #define GRC_MODE_SPLITHDR 0x00000100
1779 #define GRC_MODE_NOFRM_CRACKING 0x00000200
1780 #define GRC_MODE_INCL_CRC 0x00000400
1781 #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1782 #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1783 #define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1784 #define GRC_MODE_FORCE_PCI32BIT 0x00008000
1785 #define GRC_MODE_B2HRX_ENABLE 0x00008000
1786 #define GRC_MODE_HOST_STACKUP 0x00010000
1787 #define GRC_MODE_HOST_SENDBDS 0x00020000
1788 #define GRC_MODE_HTX2B_ENABLE 0x00040000
1789 #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1790 #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1791 #define GRC_MODE_PCIE_TL_SEL 0x00000000
1792 #define GRC_MODE_PCIE_PL_SEL 0x00400000
1793 #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1794 #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1795 #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1796 #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1797 #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1798 #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1799 #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1800 #define GRC_MODE_PCIE_DL_SEL 0x20000000
1801 #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1802 #define GRC_MODE_PCIE_HI_1K_EN 0x80000000
1803 #define GRC_MODE_PCIE_PORT_MASK (GRC_MODE_PCIE_TL_SEL | \
1804 GRC_MODE_PCIE_PL_SEL | \
1805 GRC_MODE_PCIE_DL_SEL | \
1806 GRC_MODE_PCIE_HI_1K_EN)
1807 #define GRC_MISC_CFG 0x00006804
1808 #define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1809 #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1810 #define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1811 #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1812 #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1813 #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1814 #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1815 #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1816 #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1817 #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1818 #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1819 #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1820 #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1821 #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1822 #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
1823 #define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
1824 #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1825 #define GRC_LOCAL_CTRL 0x00006808
1826 #define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1827 #define GRC_LCLCTRL_CLEARINT 0x00000002
1828 #define GRC_LCLCTRL_SETINT 0x00000004
1829 #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
1830 #define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
1831 #define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1832 #define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
1833 #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1834 #define GRC_LCLCTRL_GPIO_OE3 0x00000040
1835 #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
1836 #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1837 #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1838 #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1839 #define GRC_LCLCTRL_GPIO_OE0 0x00000800
1840 #define GRC_LCLCTRL_GPIO_OE1 0x00001000
1841 #define GRC_LCLCTRL_GPIO_OE2 0x00002000
1842 #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1843 #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1844 #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1845 #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1846 #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1847 #define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1848 #define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1849 #define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1850 #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1851 #define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1852 #define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1853 #define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1854 #define GRC_LCLCTRL_BANK_SELECT 0x00200000
1855 #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1856 #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1857 #define GRC_TIMER 0x0000680c
1858 #define GRC_RX_CPU_EVENT 0x00006810
1859 #define GRC_RX_CPU_DRIVER_EVENT 0x00004000
1860 #define GRC_RX_TIMER_REF 0x00006814
1861 #define GRC_RX_CPU_SEM 0x00006818
1862 #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1863 #define GRC_TX_CPU_EVENT 0x00006820
1864 #define GRC_TX_TIMER_REF 0x00006824
1865 #define GRC_TX_CPU_SEM 0x00006828
1866 #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1867 #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1868 #define GRC_EEPROM_ADDR 0x00006838
1869 #define EEPROM_ADDR_WRITE 0x00000000
1870 #define EEPROM_ADDR_READ 0x80000000
1871 #define EEPROM_ADDR_COMPLETE 0x40000000
1872 #define EEPROM_ADDR_FSM_RESET 0x20000000
1873 #define EEPROM_ADDR_DEVID_MASK 0x1c000000
1874 #define EEPROM_ADDR_DEVID_SHIFT 26
1875 #define EEPROM_ADDR_START 0x02000000
1876 #define EEPROM_ADDR_CLKPERD_SHIFT 16
1877 #define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1878 #define EEPROM_ADDR_ADDR_SHIFT 0
1879 #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1880 #define EEPROM_CHIP_SIZE (64 * 1024)
1881 #define GRC_EEPROM_DATA 0x0000683c
1882 #define GRC_EEPROM_CTRL 0x00006840
1883 #define GRC_MDI_CTRL 0x00006844
1884 #define GRC_SEEPROM_DELAY 0x00006848
1885 /* 0x684c --> 0x6890 unused */
1886 #define GRC_VCPU_EXT_CTRL 0x00006890
1887 #define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1888 #define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
1889 #define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
1891 /* 0x6c00 --> 0x7000 unused */
1893 /* NVRAM Control registers */
1894 #define NVRAM_CMD 0x00007000
1895 #define NVRAM_CMD_RESET 0x00000001
1896 #define NVRAM_CMD_DONE 0x00000008
1897 #define NVRAM_CMD_GO 0x00000010
1898 #define NVRAM_CMD_WR 0x00000020
1899 #define NVRAM_CMD_RD 0x00000000
1900 #define NVRAM_CMD_ERASE 0x00000040
1901 #define NVRAM_CMD_FIRST 0x00000080
1902 #define NVRAM_CMD_LAST 0x00000100
1903 #define NVRAM_CMD_WREN 0x00010000
1904 #define NVRAM_CMD_WRDI 0x00020000
1905 #define NVRAM_STAT 0x00007004
1906 #define NVRAM_WRDATA 0x00007008
1907 #define NVRAM_ADDR 0x0000700c
1908 #define NVRAM_ADDR_MSK 0x00ffffff
1909 #define NVRAM_RDDATA 0x00007010
1910 #define NVRAM_CFG1 0x00007014
1911 #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1912 #define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1913 #define NVRAM_CFG1_PASS_THRU 0x00000004
1914 #define NVRAM_CFG1_STATUS_BITS 0x00000070
1915 #define NVRAM_CFG1_BIT_BANG 0x00000008
1916 #define NVRAM_CFG1_FLASH_SIZE 0x02000000
1917 #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1918 #define NVRAM_CFG1_VENDOR_MASK 0x03000003
1919 #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1920 #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1921 #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1922 #define FLASH_VENDOR_ST 0x03000001
1923 #define FLASH_VENDOR_SAIFUN 0x01000003
1924 #define FLASH_VENDOR_SST_SMALL 0x00000001
1925 #define FLASH_VENDOR_SST_LARGE 0x02000001
1926 #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1927 #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1928 #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1929 #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1930 #define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1931 #define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1932 #define FLASH_5752VENDOR_ST_M45PE40 0x02400001
1933 #define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1934 #define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1935 #define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
1936 #define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
1937 #define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
1938 #define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1939 #define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
1940 #define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1941 #define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1942 #define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1943 #define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
1944 #define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1945 #define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1946 #define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1947 #define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1948 #define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1949 #define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1950 #define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1951 #define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1952 #define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1953 #define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1954 #define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1955 #define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1956 #define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1957 #define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1958 #define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1959 #define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
1960 #define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1961 #define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1962 #define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1963 #define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1964 #define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1965 #define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
1966 #define FLASH_5717VENDOR_ATMEL_EEPROM 0x02000001
1967 #define FLASH_5717VENDOR_MICRO_EEPROM 0x02000003
1968 #define FLASH_5717VENDOR_ATMEL_MDB011D 0x01000001
1969 #define FLASH_5717VENDOR_ATMEL_MDB021D 0x01000003
1970 #define FLASH_5717VENDOR_ST_M_M25PE10 0x02000000
1971 #define FLASH_5717VENDOR_ST_M_M25PE20 0x02000002
1972 #define FLASH_5717VENDOR_ST_M_M45PE10 0x00000001
1973 #define FLASH_5717VENDOR_ST_M_M45PE20 0x00000003
1974 #define FLASH_5717VENDOR_ATMEL_ADB011B 0x01400000
1975 #define FLASH_5717VENDOR_ATMEL_ADB021B 0x01400002
1976 #define FLASH_5717VENDOR_ATMEL_ADB011D 0x01400001
1977 #define FLASH_5717VENDOR_ATMEL_ADB021D 0x01400003
1978 #define FLASH_5717VENDOR_ST_A_M25PE10 0x02400000
1979 #define FLASH_5717VENDOR_ST_A_M25PE20 0x02400002
1980 #define FLASH_5717VENDOR_ST_A_M45PE10 0x02400001
1981 #define FLASH_5717VENDOR_ST_A_M45PE20 0x02400003
1982 #define FLASH_5717VENDOR_ATMEL_45USPT 0x03400000
1983 #define FLASH_5717VENDOR_ST_25USPT 0x03400002
1984 #define FLASH_5717VENDOR_ST_45USPT 0x03400001
1985 #define FLASH_5720_EEPROM_HD 0x00000001
1986 #define FLASH_5720_EEPROM_LD 0x00000003
1987 #define FLASH_5720VENDOR_M_ATMEL_DB011D 0x01000000
1988 #define FLASH_5720VENDOR_M_ATMEL_DB021D 0x01000002
1989 #define FLASH_5720VENDOR_M_ATMEL_DB041D 0x01000001
1990 #define FLASH_5720VENDOR_M_ATMEL_DB081D 0x01000003
1991 #define FLASH_5720VENDOR_M_ST_M25PE10 0x02000000
1992 #define FLASH_5720VENDOR_M_ST_M25PE20 0x02000002
1993 #define FLASH_5720VENDOR_M_ST_M25PE40 0x02000001
1994 #define FLASH_5720VENDOR_M_ST_M25PE80 0x02000003
1995 #define FLASH_5720VENDOR_M_ST_M45PE10 0x03000000
1996 #define FLASH_5720VENDOR_M_ST_M45PE20 0x03000002
1997 #define FLASH_5720VENDOR_M_ST_M45PE40 0x03000001
1998 #define FLASH_5720VENDOR_M_ST_M45PE80 0x03000003
1999 #define FLASH_5720VENDOR_A_ATMEL_DB011B 0x01800000
2000 #define FLASH_5720VENDOR_A_ATMEL_DB021B 0x01800002
2001 #define FLASH_5720VENDOR_A_ATMEL_DB041B 0x01800001
2002 #define FLASH_5720VENDOR_A_ATMEL_DB011D 0x01c00000
2003 #define FLASH_5720VENDOR_A_ATMEL_DB021D 0x01c00002
2004 #define FLASH_5720VENDOR_A_ATMEL_DB041D 0x01c00001
2005 #define FLASH_5720VENDOR_A_ATMEL_DB081D 0x01c00003
2006 #define FLASH_5720VENDOR_A_ST_M25PE10 0x02800000
2007 #define FLASH_5720VENDOR_A_ST_M25PE20 0x02800002
2008 #define FLASH_5720VENDOR_A_ST_M25PE40 0x02800001
2009 #define FLASH_5720VENDOR_A_ST_M25PE80 0x02800003
2010 #define FLASH_5720VENDOR_A_ST_M45PE10 0x02c00000
2011 #define FLASH_5720VENDOR_A_ST_M45PE20 0x02c00002
2012 #define FLASH_5720VENDOR_A_ST_M45PE40 0x02c00001
2013 #define FLASH_5720VENDOR_A_ST_M45PE80 0x02c00003
2014 #define FLASH_5720VENDOR_ATMEL_45USPT 0x03c00000
2015 #define FLASH_5720VENDOR_ST_25USPT 0x03c00002
2016 #define FLASH_5720VENDOR_ST_45USPT 0x03c00001
2017 #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
2018 #define FLASH_5752PAGE_SIZE_256 0x00000000
2019 #define FLASH_5752PAGE_SIZE_512 0x10000000
2020 #define FLASH_5752PAGE_SIZE_1K 0x20000000
2021 #define FLASH_5752PAGE_SIZE_2K 0x30000000
2022 #define FLASH_5752PAGE_SIZE_4K 0x40000000
2023 #define FLASH_5752PAGE_SIZE_264 0x50000000
2024 #define FLASH_5752PAGE_SIZE_528 0x60000000
2025 #define NVRAM_CFG2 0x00007018
2026 #define NVRAM_CFG3 0x0000701c
2027 #define NVRAM_SWARB 0x00007020
2028 #define SWARB_REQ_SET0 0x00000001
2029 #define SWARB_REQ_SET1 0x00000002
2030 #define SWARB_REQ_SET2 0x00000004
2031 #define SWARB_REQ_SET3 0x00000008
2032 #define SWARB_REQ_CLR0 0x00000010
2033 #define SWARB_REQ_CLR1 0x00000020
2034 #define SWARB_REQ_CLR2 0x00000040
2035 #define SWARB_REQ_CLR3 0x00000080
2036 #define SWARB_GNT0 0x00000100
2037 #define SWARB_GNT1 0x00000200
2038 #define SWARB_GNT2 0x00000400
2039 #define SWARB_GNT3 0x00000800
2040 #define SWARB_REQ0 0x00001000
2041 #define SWARB_REQ1 0x00002000
2042 #define SWARB_REQ2 0x00004000
2043 #define SWARB_REQ3 0x00008000
2044 #define NVRAM_ACCESS 0x00007024
2045 #define ACCESS_ENABLE 0x00000001
2046 #define ACCESS_WR_ENABLE 0x00000002
2047 #define NVRAM_WRITE1 0x00007028
2050 #define NVRAM_ADDR_LOCKOUT 0x00007030
2051 /* 0x7034 --> 0x7500 unused */
2053 #define OTP_MODE 0x00007500
2054 #define OTP_MODE_OTP_THRU_GRC 0x00000001
2055 #define OTP_CTRL 0x00007504
2056 #define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
2057 #define OTP_CTRL_OTP_CMD_READ 0x00000000
2058 #define OTP_CTRL_OTP_CMD_INIT 0x00000008
2059 #define OTP_CTRL_OTP_CMD_START 0x00000001
2060 #define OTP_STATUS 0x00007508
2061 #define OTP_STATUS_CMD_DONE 0x00000001
2062 #define OTP_ADDRESS 0x0000750c
2063 #define OTP_ADDRESS_MAGIC1 0x000000a0
2064 #define OTP_ADDRESS_MAGIC2 0x00000080
2067 #define OTP_READ_DATA 0x00007514
2068 /* 0x7518 --> 0x7c04 unused */
2070 #define PCIE_TRANSACTION_CFG 0x00007c04
2071 #define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
2072 #define PCIE_TRANS_CFG_LOM 0x00000020
2073 /* 0x7c08 --> 0x7d28 unused */
2075 #define PCIE_PWR_MGMT_THRESH 0x00007d28
2076 #define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
2077 #define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00
2078 #define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000
2079 /* 0x7d2c --> 0x7d54 unused */
2081 #define TG3_PCIE_LNKCTL 0x00007d54
2082 #define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008
2083 #define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080
2084 /* 0x7d58 --> 0x7e70 unused */
2086 #define TG3_PCIE_PHY_TSTCTL 0x00007e2c
2087 #define TG3_PCIE_PHY_TSTCTL_PCIE10 0x00000040
2088 #define TG3_PCIE_PHY_TSTCTL_PSCRAM 0x00000020
2090 #define TG3_PCIE_EIDLE_DELAY 0x00007e70
2091 #define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f
2092 #define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c
2093 /* 0x7e74 --> 0x8000 unused */
2096 /* Alternate PCIE definitions */
2097 #define TG3_PCIE_TLDLPL_PORT 0x00007c00
2098 #define TG3_PCIE_DL_LO_FTSMAX 0x0000000c
2099 #define TG3_PCIE_DL_LO_FTSMAX_MSK 0x000000ff
2100 #define TG3_PCIE_DL_LO_FTSMAX_VAL 0x0000002c
2101 #define TG3_PCIE_PL_LO_PHYCTL1 0x00000004
2102 #define TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN 0x00001000
2103 #define TG3_PCIE_PL_LO_PHYCTL5 0x00000014
2104 #define TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ 0x80000000
2106 #define TG3_REG_BLK_SIZE 0x00008000
2108 /* OTP bit definitions */
2109 #define TG3_OTP_AGCTGT_MASK 0x000000e0
2110 #define TG3_OTP_AGCTGT_SHIFT 1
2111 #define TG3_OTP_HPFFLTR_MASK 0x00000300
2112 #define TG3_OTP_HPFFLTR_SHIFT 1
2113 #define TG3_OTP_HPFOVER_MASK 0x00000400
2114 #define TG3_OTP_HPFOVER_SHIFT 1
2115 #define TG3_OTP_LPFDIS_MASK 0x00000800
2116 #define TG3_OTP_LPFDIS_SHIFT 11
2117 #define TG3_OTP_VDAC_MASK 0xff000000
2118 #define TG3_OTP_VDAC_SHIFT 24
2119 #define TG3_OTP_10BTAMP_MASK 0x0000f000
2120 #define TG3_OTP_10BTAMP_SHIFT 8
2121 #define TG3_OTP_ROFF_MASK 0x00e00000
2122 #define TG3_OTP_ROFF_SHIFT 11
2123 #define TG3_OTP_RCOFF_MASK 0x001c0000
2124 #define TG3_OTP_RCOFF_SHIFT 16
2126 #define TG3_OTP_DEFAULT 0x286c1640
2129 /* Hardware Legacy NVRAM layout */
2130 #define TG3_NVM_VPD_OFF 0x100
2131 #define TG3_NVM_VPD_LEN 256
2133 /* Hardware Selfboot NVRAM layout */
2134 #define TG3_NVM_HWSB_CFG1 0x00000004
2135 #define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000
2136 #define TG3_NVM_HWSB_CFG1_MAJSFT 27
2137 #define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000
2138 #define TG3_NVM_HWSB_CFG1_MINSFT 22
2140 #define TG3_EEPROM_MAGIC 0x669955aa
2141 #define TG3_EEPROM_MAGIC_FW 0xa5000000
2142 #define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
2143 #define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
2144 #define TG3_EEPROM_SB_FORMAT_1 0x00200000
2145 #define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
2146 #define TG3_EEPROM_SB_REVISION_0 0x00000000
2147 #define TG3_EEPROM_SB_REVISION_2 0x00020000
2148 #define TG3_EEPROM_SB_REVISION_3 0x00030000
2149 #define TG3_EEPROM_SB_REVISION_4 0x00040000
2150 #define TG3_EEPROM_SB_REVISION_5 0x00050000
2151 #define TG3_EEPROM_SB_REVISION_6 0x00060000
2152 #define TG3_EEPROM_MAGIC_HW 0xabcd
2153 #define TG3_EEPROM_MAGIC_HW_MSK 0xffff
2155 #define TG3_NVM_DIR_START 0x18
2156 #define TG3_NVM_DIR_END 0x78
2157 #define TG3_NVM_DIRENT_SIZE 0xc
2158 #define TG3_NVM_DIRTYPE_SHIFT 24
2159 #define TG3_NVM_DIRTYPE_LENMSK 0x003fffff
2160 #define TG3_NVM_DIRTYPE_ASFINI 1
2161 #define TG3_NVM_DIRTYPE_EXTVPD 20
2162 #define TG3_NVM_PTREV_BCVER 0x94
2163 #define TG3_NVM_BCVER_MAJMSK 0x0000ff00
2164 #define TG3_NVM_BCVER_MAJSFT 8
2165 #define TG3_NVM_BCVER_MINMSK 0x000000ff
2167 #define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
2168 #define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
2169 #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2170 #define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
2171 #define TG3_EEPROM_SB_F1R4_EDH_OFF 0x1c
2172 #define TG3_EEPROM_SB_F1R5_EDH_OFF 0x20
2173 #define TG3_EEPROM_SB_F1R6_EDH_OFF 0x4c
2174 #define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
2175 #define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
2176 #define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
2177 #define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
2178 #define TG3_EEPROM_SB_EDH_BLD_SHFT 11
2181 /* 32K Window into NIC internal memory */
2182 #define NIC_SRAM_WIN_BASE 0x00008000
2184 /* Offsets into first 32k of NIC internal memory. */
2185 #define NIC_SRAM_PAGE_ZERO 0x00000000
2186 #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
2187 #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
2188 #define NIC_SRAM_STATS_BLK 0x00000300
2189 #define NIC_SRAM_STATUS_BLK 0x00000b00
2191 #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
2192 #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
2193 #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
2195 #define NIC_SRAM_DATA_SIG 0x00000b54
2196 #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
2198 #define NIC_SRAM_DATA_CFG 0x00000b58
2199 #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
2200 #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
2201 #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
2202 #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
2203 #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
2204 #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
2205 #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
2206 #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
2207 #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
2208 #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
2209 #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
2210 #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
2211 #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
2212 #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
2213 #define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
2215 #define NIC_SRAM_DATA_VER 0x00000b5c
2216 #define NIC_SRAM_DATA_VER_SHIFT 16
2218 #define NIC_SRAM_DATA_PHY_ID 0x00000b74
2219 #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
2220 #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
2222 #define NIC_SRAM_FW_CMD_MBOX 0x00000b78
2223 #define FWCMD_NICDRV_ALIVE 0x00000001
2224 #define FWCMD_NICDRV_PAUSE_FW 0x00000002
2225 #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
2226 #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
2227 #define FWCMD_NICDRV_FIX_DMAR 0x00000005
2228 #define FWCMD_NICDRV_FIX_DMAW 0x00000006
2229 #define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
2230 #define FWCMD_NICDRV_ALIVE2 0x0000000d
2231 #define FWCMD_NICDRV_ALIVE3 0x0000000e
2232 #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
2233 #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
2234 #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
2235 #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
2236 #define DRV_STATE_START 0x00000001
2237 #define DRV_STATE_START_DONE 0x80000001
2238 #define DRV_STATE_UNLOAD 0x00000002
2239 #define DRV_STATE_UNLOAD_DONE 0x80000002
2240 #define DRV_STATE_WOL 0x00000003
2241 #define DRV_STATE_SUSPEND 0x00000004
2243 #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
2245 #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
2246 #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
2248 #define NIC_SRAM_WOL_MBOX 0x00000d30
2249 #define WOL_SIGNATURE 0x474c0000
2250 #define WOL_DRV_STATE_SHUTDOWN 0x00000001
2251 #define WOL_DRV_WOL 0x00000002
2252 #define WOL_SET_MAGIC_PKT 0x00000004
2254 #define NIC_SRAM_DATA_CFG_2 0x00000d38
2256 #define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
2257 #define SHASTA_EXT_LED_MODE_MASK 0x00018000
2258 #define SHASTA_EXT_LED_LEGACY 0x00000000
2259 #define SHASTA_EXT_LED_SHARED 0x00008000
2260 #define SHASTA_EXT_LED_MAC 0x00010000
2261 #define SHASTA_EXT_LED_COMBO 0x00018000
2263 #define NIC_SRAM_DATA_CFG_3 0x00000d3c
2264 #define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
2266 #define NIC_SRAM_DATA_CFG_4 0x00000d60
2267 #define NIC_SRAM_GMII_MODE 0x00000002
2268 #define NIC_SRAM_RGMII_INBAND_DISABLE 0x00000004
2269 #define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
2270 #define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
2272 #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
2274 #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
2275 #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
2276 #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
2277 #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
2278 #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
2279 #define NIC_SRAM_MBUF_POOL_BASE 0x00008000
2280 #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
2281 #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
2282 #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
2283 #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
2285 #define TG3_SRAM_RX_STD_BDCACHE_SIZE_5700 128
2286 #define TG3_SRAM_RX_STD_BDCACHE_SIZE_5755 64
2287 #define TG3_SRAM_RX_STD_BDCACHE_SIZE_5906 32
2289 #define TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700 64
2290 #define TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717 16
2293 /* Currently this is fixed. */
2294 #define TG3_PHY_MII_ADDR 0x01
2297 /*** Tigon3 specific PHY MII registers. ***/
2298 #define TG3_BMCR_SPEED1000 0x0040
2300 #define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
2301 #define MII_TG3_CTRL_ADV_1000_HALF 0x0100
2302 #define MII_TG3_CTRL_ADV_1000_FULL 0x0200
2303 #define MII_TG3_CTRL_AS_MASTER 0x0800
2304 #define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
2306 #define MII_TG3_MMD_CTRL 0x0d /* MMD Access Control register */
2307 #define MII_TG3_MMD_CTRL_DATA_NOINC 0x4000
2308 #define MII_TG3_MMD_ADDRESS 0x0e /* MMD Address Data register */
2310 #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
2311 #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
2312 #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
2313 #define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
2314 #define MII_TG3_EXT_CTRL_TBI 0x8000
2316 #define MII_TG3_EXT_STAT 0x11 /* Extended status register */
2317 #define MII_TG3_EXT_STAT_LPASS 0x0100
2319 #define MII_TG3_RXR_COUNTERS 0x14 /* Local/Remote Receiver Counts */
2320 #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
2321 #define MII_TG3_DSP_CONTROL 0x16 /* DSP control register */
2322 #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
2324 #define MII_TG3_DSP_TAP1 0x0001
2325 #define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
2326 #define MII_TG3_DSP_TAP26 0x001a
2327 #define MII_TG3_DSP_TAP26_ALNOKO 0x0001
2328 #define MII_TG3_DSP_TAP26_RMRXSTO 0x0002
2329 #define MII_TG3_DSP_TAP26_OPCSINPT 0x0004
2330 #define MII_TG3_DSP_AADJ1CH0 0x001f
2331 #define MII_TG3_DSP_CH34TP2 0x4022
2332 #define MII_TG3_DSP_CH34TP2_HIBW01 0x017b
2333 #define MII_TG3_DSP_AADJ1CH3 0x601f
2334 #define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
2335 #define MII_TG3_DSP_EXP1_INT_STAT 0x0f01
2336 #define MII_TG3_DSP_EXP8 0x0f08
2337 #define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
2338 #define MII_TG3_DSP_EXP8_AEDW 0x0200
2339 #define MII_TG3_DSP_EXP75 0x0f75
2340 #define MII_TG3_DSP_EXP96 0x0f96
2341 #define MII_TG3_DSP_EXP97 0x0f97
2343 #define MII_TG3_AUX_CTRL 0x18 /* auxiliary control register */
2345 #define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
2346 #define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
2347 #define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
2348 #define MII_TG3_AUXCTL_ACTL_EXTPKTLEN 0x4000
2350 #define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
2351 #define MII_TG3_AUXCTL_PCTL_WOL_EN 0x0008
2352 #define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
2353 #define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
2354 #define MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC 0x0040
2355 #define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
2357 #define MII_TG3_AUXCTL_SHDWSEL_MISCTEST 0x0004
2359 #define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
2360 #define MII_TG3_AUXCTL_MISC_WIRESPD_EN 0x0010
2361 #define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
2362 #define MII_TG3_AUXCTL_MISC_RDSEL_SHIFT 12
2363 #define MII_TG3_AUXCTL_MISC_WREN 0x8000
2366 #define MII_TG3_AUX_STAT 0x19 /* auxiliary status register */
2367 #define MII_TG3_AUX_STAT_LPASS 0x0004
2368 #define MII_TG3_AUX_STAT_SPDMASK 0x0700
2369 #define MII_TG3_AUX_STAT_10HALF 0x0100
2370 #define MII_TG3_AUX_STAT_10FULL 0x0200
2371 #define MII_TG3_AUX_STAT_100HALF 0x0300
2372 #define MII_TG3_AUX_STAT_100_4 0x0400
2373 #define MII_TG3_AUX_STAT_100FULL 0x0500
2374 #define MII_TG3_AUX_STAT_1000HALF 0x0600
2375 #define MII_TG3_AUX_STAT_1000FULL 0x0700
2376 #define MII_TG3_AUX_STAT_100 0x0008
2377 #define MII_TG3_AUX_STAT_FULL 0x0001
2379 #define MII_TG3_ISTAT 0x1a /* IRQ status register */
2380 #define MII_TG3_IMASK 0x1b /* IRQ mask register */
2382 /* ISTAT/IMASK event bits */
2383 #define MII_TG3_INT_LINKCHG 0x0002
2384 #define MII_TG3_INT_SPEEDCHG 0x0004
2385 #define MII_TG3_INT_DUPLEXCHG 0x0008
2386 #define MII_TG3_INT_ANEG_PAGE_RX 0x0400
2388 #define MII_TG3_MISC_SHDW 0x1c
2389 #define MII_TG3_MISC_SHDW_WREN 0x8000
2391 #define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
2392 #define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
2393 #define MII_TG3_MISC_SHDW_APD_SEL 0x2800
2395 #define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
2396 #define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
2397 #define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
2398 #define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
2399 #define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
2400 #define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
2402 #define MII_TG3_TEST1 0x1e
2403 #define MII_TG3_TEST1_TRIM_EN 0x0010
2404 #define MII_TG3_TEST1_CRC_EN 0x8000
2406 /* Clause 45 expansion registers */
2407 #define TG3_CL45_D7_EEERES_STAT 0x803e
2408 #define TG3_CL45_D7_EEERES_STAT_LP_100TX 0x0002
2409 #define TG3_CL45_D7_EEERES_STAT_LP_1000T 0x0004
2412 /* Fast Ethernet Tranceiver definitions */
2413 #define MII_TG3_FET_PTEST 0x17
2414 #define MII_TG3_FET_PTEST_FRC_TX_LINK 0x1000
2415 #define MII_TG3_FET_PTEST_FRC_TX_LOCK 0x0800
2417 #define MII_TG3_FET_TEST 0x1f
2418 #define MII_TG3_FET_SHADOW_EN 0x0080
2420 #define MII_TG3_FET_SHDW_MISCCTRL 0x10
2421 #define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
2423 #define MII_TG3_FET_SHDW_AUXMODE4 0x1a
2424 #define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008
2426 #define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
2427 #define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
2430 /* APE registers. Accessible through BAR1 */
2431 #define TG3_APE_EVENT 0x000c
2432 #define APE_EVENT_1 0x00000001
2433 #define TG3_APE_LOCK_REQ 0x002c
2434 #define APE_LOCK_REQ_DRIVER 0x00001000
2435 #define TG3_APE_LOCK_GRANT 0x004c
2436 #define APE_LOCK_GRANT_DRIVER 0x00001000
2437 #define TG3_APE_SEG_SIG 0x4000
2438 #define APE_SEG_SIG_MAGIC 0x41504521
2440 /* APE shared memory. Accessible through BAR1 */
2441 #define TG3_APE_FW_STATUS 0x400c
2442 #define APE_FW_STATUS_READY 0x00000100
2443 #define TG3_APE_FW_FEATURES 0x4010
2444 #define TG3_APE_FW_FEATURE_NCSI 0x00000002
2445 #define TG3_APE_FW_VERSION 0x4018
2446 #define APE_FW_VERSION_MAJMSK 0xff000000
2447 #define APE_FW_VERSION_MAJSFT 24
2448 #define APE_FW_VERSION_MINMSK 0x00ff0000
2449 #define APE_FW_VERSION_MINSFT 16
2450 #define APE_FW_VERSION_REVMSK 0x0000ff00
2451 #define APE_FW_VERSION_REVSFT 8
2452 #define APE_FW_VERSION_BLDMSK 0x000000ff
2453 #define TG3_APE_HOST_SEG_SIG 0x4200
2454 #define APE_HOST_SEG_SIG_MAGIC 0x484f5354
2455 #define TG3_APE_HOST_SEG_LEN 0x4204
2456 #define APE_HOST_SEG_LEN_MAGIC 0x00000020
2457 #define TG3_APE_HOST_INIT_COUNT 0x4208
2458 #define TG3_APE_HOST_DRIVER_ID 0x420c
2459 #define APE_HOST_DRIVER_ID_LINUX 0xf0000000
2460 #define APE_HOST_DRIVER_ID_MAGIC(maj, min) \
2461 (APE_HOST_DRIVER_ID_LINUX | (maj & 0xff) << 16 | (min & 0xff) << 8)
2462 #define TG3_APE_HOST_BEHAVIOR 0x4210
2463 #define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
2464 #define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
2465 #define APE_HOST_HEARTBEAT_INT_DISABLE 0
2466 #define APE_HOST_HEARTBEAT_INT_5SEC 5000
2467 #define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
2468 #define TG3_APE_HOST_DRVR_STATE 0x421c
2469 #define TG3_APE_HOST_DRVR_STATE_START 0x00000001
2470 #define TG3_APE_HOST_DRVR_STATE_UNLOAD 0x00000002
2471 #define TG3_APE_HOST_DRVR_STATE_WOL 0x00000003
2472 #define TG3_APE_HOST_WOL_SPEED 0x4224
2473 #define TG3_APE_HOST_WOL_SPEED_AUTO 0x00008000
2475 #define TG3_APE_EVENT_STATUS 0x4300
2477 #define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
2478 #define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
2479 #define APE_EVENT_STATUS_STATE_START 0x00010000
2480 #define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
2481 #define APE_EVENT_STATUS_STATE_WOL 0x00030000
2482 #define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
2483 #define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
2485 #define TG3_APE_PER_LOCK_REQ 0x8400
2486 #define APE_LOCK_PER_REQ_DRIVER 0x00001000
2487 #define TG3_APE_PER_LOCK_GRANT 0x8420
2488 #define APE_PER_LOCK_GRANT_DRIVER 0x00001000
2490 /* APE convenience enumerations. */
2491 #define TG3_APE_LOCK_GRC 1
2492 #define TG3_APE_LOCK_MEM 4
2494 #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2497 /* There are two ways to manage the TX descriptors on the tigon3.
2498 * Either the descriptors are in host DMA'able memory, or they
2499 * exist only in the cards on-chip SRAM. All 16 send bds are under
2500 * the same mode, they may not be configured individually.
2502 * This driver always uses host memory TX descriptors.
2504 * To use host memory TX descriptors:
2505 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2506 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2507 * 2) Allocate DMA'able memory.
2508 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2509 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2510 * obtained in step 2
2511 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2512 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2513 * of TX descriptors. Leave flags field clear.
2514 * 4) Access TX descriptors via host memory. The chip
2515 * will refetch into local SRAM as needed when producer
2516 * index mailboxes are updated.
2518 * To use on-chip TX descriptors:
2519 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2520 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2521 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2522 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2523 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2524 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2525 * 3) Access TX descriptors directly in on-chip SRAM
2526 * using normal {read,write}l(). (and not using
2527 * pointer dereferencing of ioremap()'d memory like
2528 * the broken Broadcom driver does)
2530 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2531 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2533 struct tg3_tx_buffer_desc {
2538 #define TXD_FLAG_TCPUDP_CSUM 0x0001
2539 #define TXD_FLAG_IP_CSUM 0x0002
2540 #define TXD_FLAG_END 0x0004
2541 #define TXD_FLAG_IP_FRAG 0x0008
2542 #define TXD_FLAG_JMB_PKT 0x0008
2543 #define TXD_FLAG_IP_FRAG_END 0x0010
2544 #define TXD_FLAG_VLAN 0x0040
2545 #define TXD_FLAG_COAL_NOW 0x0080
2546 #define TXD_FLAG_CPU_PRE_DMA 0x0100
2547 #define TXD_FLAG_CPU_POST_DMA 0x0200
2548 #define TXD_FLAG_ADD_SRC_ADDR 0x1000
2549 #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2550 #define TXD_FLAG_NO_CRC 0x8000
2551 #define TXD_LEN_SHIFT 16
2554 #define TXD_VLAN_TAG_SHIFT 0
2555 #define TXD_MSS_SHIFT 16
2558 #define TXD_ADDR 0x00UL /* 64-bit */
2559 #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2560 #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2561 #define TXD_SIZE 0x10UL
2563 struct tg3_rx_buffer_desc {
2568 #define RXD_IDX_MASK 0xffff0000
2569 #define RXD_IDX_SHIFT 16
2570 #define RXD_LEN_MASK 0x0000ffff
2571 #define RXD_LEN_SHIFT 0
2574 #define RXD_TYPE_SHIFT 16
2575 #define RXD_FLAGS_SHIFT 0
2577 #define RXD_FLAG_END 0x0004
2578 #define RXD_FLAG_MINI 0x0800
2579 #define RXD_FLAG_JUMBO 0x0020
2580 #define RXD_FLAG_VLAN 0x0040
2581 #define RXD_FLAG_ERROR 0x0400
2582 #define RXD_FLAG_IP_CSUM 0x1000
2583 #define RXD_FLAG_TCPUDP_CSUM 0x2000
2584 #define RXD_FLAG_IS_TCP 0x4000
2587 #define RXD_IPCSUM_MASK 0xffff0000
2588 #define RXD_IPCSUM_SHIFT 16
2589 #define RXD_TCPCSUM_MASK 0x0000ffff
2590 #define RXD_TCPCSUM_SHIFT 0
2594 #define RXD_VLAN_MASK 0x0000ffff
2596 #define RXD_ERR_BAD_CRC 0x00010000
2597 #define RXD_ERR_COLLISION 0x00020000
2598 #define RXD_ERR_LINK_LOST 0x00040000
2599 #define RXD_ERR_PHY_DECODE 0x00080000
2600 #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2601 #define RXD_ERR_MAC_ABRT 0x00200000
2602 #define RXD_ERR_TOO_SMALL 0x00400000
2603 #define RXD_ERR_NO_RESOURCES 0x00800000
2604 #define RXD_ERR_HUGE_FRAME 0x01000000
2605 #define RXD_ERR_MASK 0xffff0000
2609 #define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2610 #define RXD_OPAQUE_INDEX_SHIFT 0
2611 #define RXD_OPAQUE_RING_STD 0x00010000
2612 #define RXD_OPAQUE_RING_JUMBO 0x00020000
2613 #define RXD_OPAQUE_RING_MINI 0x00040000
2614 #define RXD_OPAQUE_RING_MASK 0x00070000
2617 struct tg3_ext_rx_buffer_desc {
2624 struct tg3_rx_buffer_desc std;
2627 /* We only use this when testing out the DMA engine
2628 * at probe time. This is the internal format of buffer
2629 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2631 struct tg3_internal_buffer_desc {
2636 #if __BYTE_ORDER == __BIG_ENDIAN
2649 #define TG3_HW_STATUS_SIZE 0x50
2650 struct tg3_hw_status {
2652 #define SD_STATUS_UPDATED 0x00000001
2653 #define SD_STATUS_LINK_CHG 0x00000002
2654 #define SD_STATUS_ERROR 0x00000004
2658 #if __BYTE_ORDER == __BIG_ENDIAN
2660 u16 rx_jumbo_consumer;
2662 u16 rx_jumbo_consumer;
2666 #if __BYTE_ORDER == __BIG_ENDIAN
2668 u16 rx_mini_consumer;
2670 u16 rx_mini_consumer;
2674 #if __BYTE_ORDER == __BIG_ENDIAN
2688 struct tg3_hw_stats {
2689 u8 __reserved0[0x400-0x300];
2691 /* Statistics maintained by Receive MAC. */
2692 tg3_stat64_t rx_octets;
2694 tg3_stat64_t rx_fragments;
2695 tg3_stat64_t rx_ucast_packets;
2696 tg3_stat64_t rx_mcast_packets;
2697 tg3_stat64_t rx_bcast_packets;
2698 tg3_stat64_t rx_fcs_errors;
2699 tg3_stat64_t rx_align_errors;
2700 tg3_stat64_t rx_xon_pause_rcvd;
2701 tg3_stat64_t rx_xoff_pause_rcvd;
2702 tg3_stat64_t rx_mac_ctrl_rcvd;
2703 tg3_stat64_t rx_xoff_entered;
2704 tg3_stat64_t rx_frame_too_long_errors;
2705 tg3_stat64_t rx_jabbers;
2706 tg3_stat64_t rx_undersize_packets;
2707 tg3_stat64_t rx_in_length_errors;
2708 tg3_stat64_t rx_out_length_errors;
2709 tg3_stat64_t rx_64_or_less_octet_packets;
2710 tg3_stat64_t rx_65_to_127_octet_packets;
2711 tg3_stat64_t rx_128_to_255_octet_packets;
2712 tg3_stat64_t rx_256_to_511_octet_packets;
2713 tg3_stat64_t rx_512_to_1023_octet_packets;
2714 tg3_stat64_t rx_1024_to_1522_octet_packets;
2715 tg3_stat64_t rx_1523_to_2047_octet_packets;
2716 tg3_stat64_t rx_2048_to_4095_octet_packets;
2717 tg3_stat64_t rx_4096_to_8191_octet_packets;
2718 tg3_stat64_t rx_8192_to_9022_octet_packets;
2722 /* Statistics maintained by Transmit MAC. */
2723 tg3_stat64_t tx_octets;
2725 tg3_stat64_t tx_collisions;
2726 tg3_stat64_t tx_xon_sent;
2727 tg3_stat64_t tx_xoff_sent;
2728 tg3_stat64_t tx_flow_control;
2729 tg3_stat64_t tx_mac_errors;
2730 tg3_stat64_t tx_single_collisions;
2731 tg3_stat64_t tx_mult_collisions;
2732 tg3_stat64_t tx_deferred;
2734 tg3_stat64_t tx_excessive_collisions;
2735 tg3_stat64_t tx_late_collisions;
2736 tg3_stat64_t tx_collide_2times;
2737 tg3_stat64_t tx_collide_3times;
2738 tg3_stat64_t tx_collide_4times;
2739 tg3_stat64_t tx_collide_5times;
2740 tg3_stat64_t tx_collide_6times;
2741 tg3_stat64_t tx_collide_7times;
2742 tg3_stat64_t tx_collide_8times;
2743 tg3_stat64_t tx_collide_9times;
2744 tg3_stat64_t tx_collide_10times;
2745 tg3_stat64_t tx_collide_11times;
2746 tg3_stat64_t tx_collide_12times;
2747 tg3_stat64_t tx_collide_13times;
2748 tg3_stat64_t tx_collide_14times;
2749 tg3_stat64_t tx_collide_15times;
2750 tg3_stat64_t tx_ucast_packets;
2751 tg3_stat64_t tx_mcast_packets;
2752 tg3_stat64_t tx_bcast_packets;
2753 tg3_stat64_t tx_carrier_sense_errors;
2754 tg3_stat64_t tx_discards;
2755 tg3_stat64_t tx_errors;
2759 /* Statistics maintained by Receive List Placement. */
2760 tg3_stat64_t COS_rx_packets[16];
2761 tg3_stat64_t COS_rx_filter_dropped;
2762 tg3_stat64_t dma_writeq_full;
2763 tg3_stat64_t dma_write_prioq_full;
2764 tg3_stat64_t rxbds_empty;
2765 tg3_stat64_t rx_discards;
2766 tg3_stat64_t rx_errors;
2767 tg3_stat64_t rx_threshold_hit;
2771 /* Statistics maintained by Send Data Initiator. */
2772 tg3_stat64_t COS_out_packets[16];
2773 tg3_stat64_t dma_readq_full;
2774 tg3_stat64_t dma_read_prioq_full;
2775 tg3_stat64_t tx_comp_queue_full;
2777 /* Statistics maintained by Host Coalescing. */
2778 tg3_stat64_t ring_set_send_prod_index;
2779 tg3_stat64_t ring_status_update;
2780 tg3_stat64_t nic_irqs;
2781 tg3_stat64_t nic_avoided_irqs;
2782 tg3_stat64_t nic_tx_threshold_hit;
2784 /* NOT a part of the hardware statistics block format.
2785 * These stats are here as storage for tg3_periodic_fetch_stats().
2787 tg3_stat64_t mbuf_lwm_thresh_hit;
2789 u8 __reserved4[0xb00-0x9c8];
2792 typedef u32 dma_addr_t;
2794 /* 'mapping' is superfluous as the chip does not write into
2795 * the tx/rx post rings so we could just fetch it from there.
2796 * But the cache behavior is better how we are doing it now.
2799 struct io_buffer *iob;
2800 /// dma_addr_t mapping;
2803 struct tg3_link_config {
2804 /* Describes what we're trying to get. */
2811 /* Describes what we actually have. */
2815 #define SPEED_INVALID 0xffff
2816 #define DUPLEX_INVALID 0xff
2817 #define AUTONEG_INVALID 0xff
2820 /* When we go in and out of low power mode we need
2821 * to swap with this state.
2826 u32 orig_advertising;
2829 struct tg3_bufmgr_config {
2830 u32 mbuf_read_dma_low_water;
2831 u32 mbuf_mac_rx_low_water;
2832 u32 mbuf_high_water;
2834 u32 mbuf_read_dma_low_water_jumbo;
2835 u32 mbuf_mac_rx_low_water_jumbo;
2836 u32 mbuf_high_water_jumbo;
2842 struct tg3_ethtool_stats {
2843 /* Statistics maintained by Receive MAC. */
2846 u64 rx_ucast_packets;
2847 u64 rx_mcast_packets;
2848 u64 rx_bcast_packets;
2850 u64 rx_align_errors;
2851 u64 rx_xon_pause_rcvd;
2852 u64 rx_xoff_pause_rcvd;
2853 u64 rx_mac_ctrl_rcvd;
2854 u64 rx_xoff_entered;
2855 u64 rx_frame_too_long_errors;
2857 u64 rx_undersize_packets;
2858 u64 rx_in_length_errors;
2859 u64 rx_out_length_errors;
2860 u64 rx_64_or_less_octet_packets;
2861 u64 rx_65_to_127_octet_packets;
2862 u64 rx_128_to_255_octet_packets;
2863 u64 rx_256_to_511_octet_packets;
2864 u64 rx_512_to_1023_octet_packets;
2865 u64 rx_1024_to_1522_octet_packets;
2866 u64 rx_1523_to_2047_octet_packets;
2867 u64 rx_2048_to_4095_octet_packets;
2868 u64 rx_4096_to_8191_octet_packets;
2869 u64 rx_8192_to_9022_octet_packets;
2871 /* Statistics maintained by Transmit MAC. */
2876 u64 tx_flow_control;
2878 u64 tx_single_collisions;
2879 u64 tx_mult_collisions;
2881 u64 tx_excessive_collisions;
2882 u64 tx_late_collisions;
2883 u64 tx_collide_2times;
2884 u64 tx_collide_3times;
2885 u64 tx_collide_4times;
2886 u64 tx_collide_5times;
2887 u64 tx_collide_6times;
2888 u64 tx_collide_7times;
2889 u64 tx_collide_8times;
2890 u64 tx_collide_9times;
2891 u64 tx_collide_10times;
2892 u64 tx_collide_11times;
2893 u64 tx_collide_12times;
2894 u64 tx_collide_13times;
2895 u64 tx_collide_14times;
2896 u64 tx_collide_15times;
2897 u64 tx_ucast_packets;
2898 u64 tx_mcast_packets;
2899 u64 tx_bcast_packets;
2900 u64 tx_carrier_sense_errors;
2904 /* Statistics maintained by Receive List Placement. */
2905 u64 dma_writeq_full;
2906 u64 dma_write_prioq_full;
2910 u64 rx_threshold_hit;
2912 /* Statistics maintained by Send Data Initiator. */
2914 u64 dma_read_prioq_full;
2915 u64 tx_comp_queue_full;
2917 /* Statistics maintained by Host Coalescing. */
2918 u64 ring_set_send_prod_index;
2919 u64 ring_status_update;
2921 u64 nic_avoided_irqs;
2922 u64 nic_tx_threshold_hit;
2924 u64 mbuf_lwm_thresh_hit;
2927 /* number of io_buffers to allocate */
2928 #define TG3_DEF_RX_RING_PENDING 8
2930 struct tg3_rx_prodring_set {
2931 u32 rx_std_prod_idx;
2932 u32 rx_std_cons_idx;
2934 struct tg3_rx_buffer_desc *rx_std;
2935 struct io_buffer *rx_iobufs[TG3_DEF_RX_RING_PENDING];
2936 dma_addr_t rx_std_mapping;
2939 #define TG3_IRQ_MAX_VECS_RSS 5
2940 #define TG3_IRQ_MAX_VECS TG3_IRQ_MAX_VECS_RSS
2943 TG3_FLAG_TAGGED_STATUS = 0,
2944 TG3_FLAG_TXD_MBOX_HWBUG,
2945 TG3_FLAG_USE_LINKCHG_REG,
2946 TG3_FLAG_ERROR_PROCESSED,
2947 TG3_FLAG_ENABLE_ASF,
2948 TG3_FLAG_ASPM_WORKAROUND,
2949 TG3_FLAG_POLL_SERDES,
2950 TG3_FLAG_MBOX_WRITE_REORDER,
2951 TG3_FLAG_PCIX_TARGET_HWBUG,
2952 TG3_FLAG_WOL_SPEED_100MB,
2953 TG3_FLAG_WOL_ENABLE,
2954 TG3_FLAG_EEPROM_WRITE_PROT,
2956 TG3_FLAG_NVRAM_BUFFERED,
2957 TG3_FLAG_SUPPORT_MSI,
2958 TG3_FLAG_SUPPORT_MSIX,
2960 TG3_FLAG_PCI_HIGH_SPEED,
2962 TG3_FLAG_SRAM_USE_CONFIG,
2963 TG3_FLAG_TX_RECOVERY_PENDING,
2965 TG3_FLAG_JUMBO_RING_ENABLE,
2966 TG3_FLAG_PAUSE_AUTONEG,
2967 TG3_FLAG_CPMU_PRESENT,
2968 TG3_FLAG_BROKEN_CHECKSUMS,
2969 TG3_FLAG_JUMBO_CAPABLE,
2970 TG3_FLAG_CHIP_RESETTING,
2971 TG3_FLAG_INIT_COMPLETE,
2972 TG3_FLAG_RESTART_TIMER,
2975 TG3_FLAG_MAX_RXPEND_64,
2976 TG3_FLAG_TSO_CAPABLE,
2977 TG3_FLAG_PCI_EXPRESS,
2978 TG3_FLAG_ASF_NEW_HANDSHAKE,
2979 TG3_FLAG_HW_AUTONEG,
2987 TG3_FLAG_USING_MSIX,
2988 TG3_FLAG_ICH_WORKAROUND,
2989 TG3_FLAG_5780_CLASS,
2992 TG3_FLAG_NO_FWARE_REPORTED,
2993 TG3_FLAG_NO_NVRAM_ADDR_TRANS,
2994 TG3_FLAG_ENABLE_APE,
2995 TG3_FLAG_PROTECTED_NVRAM,
2996 TG3_FLAG_MDIOBUS_INITED,
2997 TG3_FLAG_LRG_PROD_RING_CAP,
2998 TG3_FLAG_RGMII_INBAND_DISABLE,
2999 TG3_FLAG_RGMII_EXT_IBND_RX_EN,
3000 TG3_FLAG_RGMII_EXT_IBND_TX_EN,
3001 TG3_FLAG_CLKREQ_BUG,
3004 TG3_FLAG_ENABLE_RSS,
3005 TG3_FLAG_ENABLE_TSS,
3006 TG3_FLAG_4G_DMA_BNDRY_BUG,
3007 TG3_FLAG_USE_JUMBO_BDFLAG,
3008 TG3_FLAG_L1PLLPD_EN,
3009 TG3_FLAG_57765_PLUS,
3010 TG3_FLAG_APE_HAS_NCSI,
3013 /* Add new flags before this comment and TG3_FLAG_NUMBER_OF_FLAGS */
3014 TG3_FLAG_NUMBER_OF_FLAGS, /* Last entry in enum TG3_FLAGS */
3017 /* Following definition is copied from linux-3.0rc1/include/linux/kernel.h */
3018 #define DIV_ROUND_UP(n,d) (((n) + (d) - 1) / (d))
3020 #define BITS_PER_BYTE 8
3021 #define BITS_TO_LONGS(nr) DIV_ROUND_UP(nr, BITS_PER_BYTE * sizeof(long))
3023 #define DECLARE_BITMAP(name,bits) \
3024 unsigned long name[BITS_TO_LONGS(bits)]
3027 /* begin "general, frequently-used members" cacheline section */
3029 /* If the IRQ handler (which runs lockless) needs to be
3030 * quiesced, the following bitmask state is used. The
3031 * SYNC flag is set by non-IRQ context code to initiate
3034 * When the IRQ handler notices that SYNC is set, it
3035 * disables interrupts and returns.
3037 * When all outstanding IRQ handlers have returned after
3038 * the SYNC flag has been set, the setter can be assured
3039 * that interrupts will no longer get run.
3041 * In this way all SMP driver locks are never acquired
3042 * in hw IRQ context, only sw IRQ context or lower.
3044 unsigned int irq_sync;
3046 /* SMP locking strategy:
3048 * lock: Held during reset, PHY access, timer, and when
3049 * updating tg3_flags.
3051 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
3052 * netif_tx_lock when it needs to call
3055 * Both of these locks are to be held with BH safety.
3057 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
3058 * are running lockless, it is necessary to completely
3059 * quiesce the chip with tg3_netif_stop and tg3_full_lock
3060 * before reconfiguring the device.
3062 * indirect_lock: Held when accessing registers indirectly
3063 * with IRQ disabling.
3066 u32 (*read32_mbox) (struct tg3 *, u32);
3067 void (*write32_mbox) (struct tg3 *, u32,
3070 struct net_device *dev;
3071 struct pci_device *pdev;
3075 /* begin "tx thread" cacheline section */
3076 void (*write32_tx_mbox) (struct tg3 *, u32,
3079 /* begin "rx thread" cacheline section */
3080 void (*write32_rx_mbox) (struct tg3 *, u32,
3082 u32 rx_std_max_post;
3085 /* was struct tg3_napi: */
3086 struct tg3_hw_status *hw_status;
3091 /* NOTE: there was a coal_now in struct tg3_napi and struct tg3. We
3092 * didn't use coal_now in struct tg3, so it was removed */
3097 u16 *rx_rcb_prod_idx;
3098 struct tg3_rx_prodring_set prodring;
3099 struct tg3_rx_buffer_desc *rx_rcb;
3104 struct tg3_tx_buffer_desc *tx_ring;
3105 struct ring_info *tx_buffers;
3107 dma_addr_t status_mapping;
3108 dma_addr_t rx_rcb_mapping;
3109 dma_addr_t tx_desc_mapping;
3112 /* begin "everything else" cacheline(s) section */
3113 unsigned long rx_dropped;
3115 DECLARE_BITMAP(tg3_flags, TG3_FLAG_NUMBER_OF_FLAGS);
3118 unsigned long phy_crc_errors;
3122 u16 timer_multiplier;
3127 /* 1 second counter for transient serdes link events */
3129 #define SERDES_AN_TIMEOUT_5704S 2
3130 #define SERDES_PARALLEL_DET_TIMEOUT 1
3131 #define SERDES_AN_TIMEOUT_5714S 1
3133 struct tg3_link_config link_config;
3134 struct tg3_bufmgr_config bufmgr_config;
3136 /* cache h/w values, often passed straight to h/w */
3148 u32 pci_chip_rev_id;
3150 u8 pci_cacheline_sz;
3164 #define TG3_PHY_ID_MASK 0xfffffff0
3165 #define TG3_PHY_ID_BCM5400 0x60008040
3166 #define TG3_PHY_ID_BCM5401 0x60008050
3167 #define TG3_PHY_ID_BCM5411 0x60008070
3168 #define TG3_PHY_ID_BCM5701 0x60008110
3169 #define TG3_PHY_ID_BCM5703 0x60008160
3170 #define TG3_PHY_ID_BCM5704 0x60008190
3171 #define TG3_PHY_ID_BCM5705 0x600081a0
3172 #define TG3_PHY_ID_BCM5750 0x60008180
3173 #define TG3_PHY_ID_BCM5752 0x60008100
3174 #define TG3_PHY_ID_BCM5714 0x60008340
3175 #define TG3_PHY_ID_BCM5780 0x60008350
3176 #define TG3_PHY_ID_BCM5755 0xbc050cc0
3177 #define TG3_PHY_ID_BCM5787 0xbc050ce0
3178 #define TG3_PHY_ID_BCM5756 0xbc050ed0
3179 #define TG3_PHY_ID_BCM5784 0xbc050fa0
3180 #define TG3_PHY_ID_BCM5761 0xbc050fd0
3181 #define TG3_PHY_ID_BCM5718C 0x5c0d8a00
3182 #define TG3_PHY_ID_BCM5718S 0xbc050ff0
3183 #define TG3_PHY_ID_BCM57765 0x5c0d8a40
3184 #define TG3_PHY_ID_BCM5719C 0x5c0d8a20
3185 #define TG3_PHY_ID_BCM5720C 0x5c0d8b60
3186 #define TG3_PHY_ID_BCM5906 0xdc00ac40
3187 #define TG3_PHY_ID_BCM8002 0x60010140
3188 #define TG3_PHY_ID_INVALID 0xffffffff
3190 #define PHY_ID_RTL8211C 0x001cc910
3191 #define PHY_ID_RTL8201E 0x00008200
3193 #define TG3_PHY_ID_REV_MASK 0x0000000f
3194 #define TG3_PHY_REV_BCM5401_B0 0x1
3196 /* This macro assumes the passed PHY ID is
3197 * already masked with TG3_PHY_ID_MASK.
3199 #define TG3_KNOWN_PHY_ID(X) \
3200 ((X) == TG3_PHY_ID_BCM5400 || (X) == TG3_PHY_ID_BCM5401 || \
3201 (X) == TG3_PHY_ID_BCM5411 || (X) == TG3_PHY_ID_BCM5701 || \
3202 (X) == TG3_PHY_ID_BCM5703 || (X) == TG3_PHY_ID_BCM5704 || \
3203 (X) == TG3_PHY_ID_BCM5705 || (X) == TG3_PHY_ID_BCM5750 || \
3204 (X) == TG3_PHY_ID_BCM5752 || (X) == TG3_PHY_ID_BCM5714 || \
3205 (X) == TG3_PHY_ID_BCM5780 || (X) == TG3_PHY_ID_BCM5787 || \
3206 (X) == TG3_PHY_ID_BCM5755 || (X) == TG3_PHY_ID_BCM5756 || \
3207 (X) == TG3_PHY_ID_BCM5906 || (X) == TG3_PHY_ID_BCM5761 || \
3208 (X) == TG3_PHY_ID_BCM5718C || (X) == TG3_PHY_ID_BCM5718S || \
3209 (X) == TG3_PHY_ID_BCM57765 || (X) == TG3_PHY_ID_BCM5719C || \
3210 (X) == TG3_PHY_ID_BCM8002)
3213 #define TG3_PHYFLG_IS_LOW_POWER 0x00000001
3214 #define TG3_PHYFLG_IS_CONNECTED 0x00000002
3215 #define TG3_PHYFLG_USE_MI_INTERRUPT 0x00000004
3216 #define TG3_PHYFLG_PHY_SERDES 0x00000010
3217 #define TG3_PHYFLG_MII_SERDES 0x00000020
3218 #define TG3_PHYFLG_ANY_SERDES (TG3_PHYFLG_PHY_SERDES | \
3219 TG3_PHYFLG_MII_SERDES)
3220 #define TG3_PHYFLG_IS_FET 0x00000040
3221 #define TG3_PHYFLG_10_100_ONLY 0x00000080
3222 #define TG3_PHYFLG_ENABLE_APD 0x00000100
3223 #define TG3_PHYFLG_CAPACITIVE_COUPLING 0x00000200
3224 #define TG3_PHYFLG_NO_ETH_WIRE_SPEED 0x00000400
3225 #define TG3_PHYFLG_JITTER_BUG 0x00000800
3226 #define TG3_PHYFLG_ADJUST_TRIM 0x00001000
3227 #define TG3_PHYFLG_ADC_BUG 0x00002000
3228 #define TG3_PHYFLG_5704_A0_BUG 0x00004000
3229 #define TG3_PHYFLG_BER_BUG 0x00008000
3230 #define TG3_PHYFLG_SERDES_PREEMPHASIS 0x00010000
3231 #define TG3_PHYFLG_PARALLEL_DETECT 0x00020000
3232 #define TG3_PHYFLG_EEE_CAP 0x00040000
3238 #define TG3_BPN_SIZE 24
3239 char board_part_number[TG3_BPN_SIZE];
3240 #define TG3_VER_SIZE 32
3241 char fw_ver[TG3_VER_SIZE];
3242 u32 nic_sram_data_cfg;
3244 struct pci_device *pdev_peer;
3248 #define TG3_NVRAM_SIZE_2KB 0x00000800
3249 #define TG3_NVRAM_SIZE_64KB 0x00010000
3250 #define TG3_NVRAM_SIZE_128KB 0x00020000
3251 #define TG3_NVRAM_SIZE_256KB 0x00040000
3252 #define TG3_NVRAM_SIZE_512KB 0x00080000
3253 #define TG3_NVRAM_SIZE_1MB 0x00100000
3254 #define TG3_NVRAM_SIZE_2MB 0x00200000
3259 #define JEDEC_ATMEL 0x1f
3260 #define JEDEC_ST 0x20
3261 #define JEDEC_SAIFUN 0x4f
3262 #define JEDEC_SST 0xbf
3264 #define ATMEL_AT24C02_CHIP_SIZE TG3_NVRAM_SIZE_2KB
3265 #define ATMEL_AT24C02_PAGE_SIZE (8)
3267 #define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
3268 #define ATMEL_AT24C64_PAGE_SIZE (32)
3270 #define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
3271 #define ATMEL_AT24C512_PAGE_SIZE (128)
3273 #define ATMEL_AT45DB0X1B_PAGE_POS 9
3274 #define ATMEL_AT45DB0X1B_PAGE_SIZE 264
3276 #define ATMEL_AT25F512_PAGE_SIZE 256
3278 #define ST_M45PEX0_PAGE_SIZE 256
3280 #define SAIFUN_SA25F0XX_PAGE_SIZE 256
3282 #define SST_25VF0X0_PAGE_SIZE 4098
3284 u16 subsystem_vendor;
3285 u16 subsystem_device;
3288 #define ARRAY_SIZE(x) ( sizeof(x) / sizeof((x)[0]) )
3290 #define TG3_TX_RING_SIZE 512
3291 #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
3293 #define TG3_DMA_ALIGNMENT 16
3295 #define TG3_RX_STD_DMA_SZ (1536 + 64 + 2)
3297 static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
3299 tp->write32_mbox(tp, off, val);
3300 /// if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
3301 /// tp->read32_mbox(tp, off);
3304 u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off);
3305 void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val);
3306 u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off);
3307 void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val);
3309 #define tw32(reg, val) tg3_write_indirect_reg32(tp, reg, val)
3310 ///#define tw32_mailbox(reg, val) tg3_write_indirect_mbox(((val) & 0xffffffff), tp->regs + (reg))
3311 #define tw32_mailbox(reg, val) tg3_write_indirect_mbox(tp, (reg), (val))
3312 #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
3313 #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
3314 #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
3316 #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
3317 #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
3319 #define tr32(reg) tg3_read_indirect_reg32(tp, reg)
3320 #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
3322 /* Functions & macros to verify TG3_FLAGS types */
3324 static inline int variable_test_bit(int nr, volatile const unsigned long *addr)
3328 asm volatile("bt %2,%1\n\t"
3331 : "m" (*(unsigned long *)addr), "Ir" (nr));
3336 static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
3338 return variable_test_bit(flag, bits);
3341 #define BITOP_ADDR(x) "+m" (*(volatile long *) (x))
3343 static inline void __set_bit(int nr, volatile unsigned long *addr)
3345 asm volatile("bts %1,%0" : BITOP_ADDR(addr) : "Ir" (nr) : "memory");
3348 static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
3350 __set_bit(flag, bits);
3353 static inline void __clear_bit(int nr, volatile unsigned long *addr)
3355 asm volatile("btr %1,%0" : BITOP_ADDR(addr) : "Ir" (nr));
3358 static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
3360 __clear_bit(flag, bits);
3363 #define tg3_flag(tp, flag) \
3364 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
3365 #define tg3_flag_set(tp, flag) \
3366 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
3367 #define tg3_flag_clear(tp, flag) \
3368 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
3370 /* tg3_main.c forward declarations */
3371 int tg3_init_rings(struct tg3 *tp);
3372 void tg3_rx_prodring_fini(struct tg3_rx_prodring_set *tpr);
3373 ///int tg3_rx_prodring_init(struct tg3 *tp, struct tg3_rx_prodring_set *tpr);
3375 /* tg3_phy.c forward declarations */
3376 u32 tg3_read_otp_phycfg(struct tg3 *tp);
3377 void tg3_mdio_init(struct tg3 *tp);
3378 int tg3_phy_probe(struct tg3 *tp);
3379 int tg3_phy_reset(struct tg3 *tp);
3380 int tg3_setup_phy(struct tg3 *tp, int force_reset);
3381 int tg3_readphy(struct tg3 *tp, int reg, u32 *val);
3382 int tg3_writephy(struct tg3 *tp, int reg, u32 val);
3384 /* tg3_hw.c forward declarations */
3385 void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait);
3386 void tg3_write_mem(struct tg3 *tp, u32 off, u32 val);
3387 int tg3_get_invariants(struct tg3 *tp);
3388 void tg3_init_bufmgr_config(struct tg3 *tp);
3389 int tg3_get_device_address(struct tg3 *tp);
3390 int tg3_halt(struct tg3 *tp);
3391 void tg3_set_txd(struct tg3 *tp, int entry, dma_addr_t mapping, int len, u32 flags);
3392 void tg3_set_power_state_0(struct tg3 *tp);
3393 int tg3_alloc_consistent(struct tg3 *tp);
3394 int tg3_init_hw(struct tg3 *tp, int reset_phy);
3395 void tg3_poll_link(struct tg3 *tp);
3396 void tg3_wait_for_event_ack(struct tg3 *tp);
3397 void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1);
3398 void tg3_disable_ints(struct tg3 *tp);
3399 void tg3_enable_ints(struct tg3 *tp);
3401 static inline void tg3_generate_fw_event(struct tg3 *tp)
3405 val = tr32(GRC_RX_CPU_EVENT);
3406 val |= GRC_RX_CPU_DRIVER_EVENT;
3407 tw32_f(GRC_RX_CPU_EVENT, val);
3410 /* linux-2.6.39, include/linux/mii.h: */
3412 * mii_resolve_flowctrl_fdx
3413 * @lcladv: value of MII ADVERTISE register
3414 * @rmtadv: value of MII LPA register
3416 * Resolve full duplex flow control as per IEEE 802.3-2005 table 28B-3
3418 static inline u8 mii_resolve_flowctrl_fdx(u16 lcladv, u16 rmtadv)
3422 if (lcladv & rmtadv & ADVERTISE_PAUSE_CAP) {
3423 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
3424 } else if (lcladv & rmtadv & ADVERTISE_PAUSE_ASYM) {
3425 if (lcladv & ADVERTISE_PAUSE_CAP)
3427 else if (rmtadv & ADVERTISE_PAUSE_CAP)
3434 #define ETH_FCS_LEN 4
3436 #endif /* !(_T3_H) */