2 * QEMU Freescale eTSEC Emulator
4 * Copyright (c) 2011-2013 AdaCore
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 #include "registers.h"
28 /* #define DEBUG_MIIM */
30 #define MIIM_CONTROL 0
32 #define MIIM_PHY_ID_1 2
33 #define MIIM_PHY_ID_2 3
34 #define MIIM_T2_STATUS 10
35 #define MIIM_EXT_STATUS 15
37 static void miim_read_cycle(eTSEC *etsec)
43 phy = (etsec->regs[MIIMADD].value >> 8) & 0x1F;
44 (void)phy; /* Unreferenced */
45 addr = etsec->regs[MIIMADD].value & 0x1F;
49 value = etsec->phy_control;
52 value = etsec->phy_status;
55 value = 0x1800; /* Local and remote receivers OK */
63 qemu_log("%s phy:%d addr:0x%x value:0x%x\n", __func__, phy, addr, value);
66 etsec->regs[MIIMSTAT].value = value;
69 static void miim_write_cycle(eTSEC *etsec)
75 phy = (etsec->regs[MIIMADD].value >> 8) & 0x1F;
76 (void)phy; /* Unreferenced */
77 addr = etsec->regs[MIIMADD].value & 0x1F;
78 value = etsec->regs[MIIMCON].value & 0xffff;
81 qemu_log("%s phy:%d addr:0x%x value:0x%x\n", __func__, phy, addr, value);
86 etsec->phy_control = value & ~(0x8100);
93 void etsec_write_miim(eTSEC *etsec,
102 /* Read and scan cycle */
104 if ((!(reg->value & MIIMCOM_READ)) && (value & MIIMCOM_READ)) {
106 miim_read_cycle(etsec);
112 reg->value = value & 0xffff;
113 miim_write_cycle(etsec);
117 /* Default handling */
118 switch (reg->access) {
126 reg->value &= ~value;
131 /* Read Only or Unknown register */
138 void etsec_miim_link_status(eTSEC *etsec, NetClientState *nc)
140 /* Set link status */
142 etsec->phy_status &= ~MII_SR_LINK_STATUS;
144 etsec->phy_status |= MII_SR_LINK_STATUS;