2 * Toshiba TC6393XB I/O Controller.
3 * Found in Sharp Zaurus SL-6000 (tosa) or some
4 * Toshiba e-Series PDAs.
6 * Most features are currently unsupported!!!
8 * This code is licensed under the GNU GPL v2.
10 * Contributions after 2012-01-13 are licensed under the terms of the
11 * GNU GPL, version 2 or (at your option) any later version.
14 #include "hw/devices.h"
15 #include "hw/block/flash.h"
16 #include "ui/console.h"
17 #include "ui/pixel_ops.h"
18 #include "sysemu/block-backend.h"
19 #include "sysemu/blockdev.h"
21 #define IRQ_TC6393_NAND 0
22 #define IRQ_TC6393_MMC 1
23 #define IRQ_TC6393_OHCI 2
24 #define IRQ_TC6393_SERIAL 3
25 #define IRQ_TC6393_FB 4
27 #define TC6393XB_NR_IRQS 8
29 #define TC6393XB_GPIOS 16
31 #define SCR_REVID 0x08 /* b Revision ID */
32 #define SCR_ISR 0x50 /* b Interrupt Status */
33 #define SCR_IMR 0x52 /* b Interrupt Mask */
34 #define SCR_IRR 0x54 /* b Interrupt Routing */
35 #define SCR_GPER 0x60 /* w GP Enable */
36 #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
37 #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
38 #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
39 #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
40 #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
41 #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
42 #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
43 #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
44 #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
45 #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
46 #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
47 #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
48 #define SCR_CCR 0x98 /* w Clock Control */
49 #define SCR_PLL2CR 0x9a /* w PLL2 Control */
50 #define SCR_PLL1CR 0x9c /* l PLL1 Control */
51 #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
52 #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
53 #define SCR_FER 0xe0 /* b Function Enable */
54 #define SCR_MCR 0xe4 /* w Mode Control */
55 #define SCR_CONFIG 0xfc /* b Configuration Control */
56 #define SCR_DEBUG 0xff /* b Debug */
58 #define NAND_CFG_COMMAND 0x04 /* w Command */
59 #define NAND_CFG_BASE 0x10 /* l Control Base Address */
60 #define NAND_CFG_INTP 0x3d /* b Interrupt Pin */
61 #define NAND_CFG_INTE 0x48 /* b Int Enable */
62 #define NAND_CFG_EC 0x4a /* b Event Control */
63 #define NAND_CFG_ICC 0x4c /* b Internal Clock Control */
64 #define NAND_CFG_ECCC 0x5b /* b ECC Control */
65 #define NAND_CFG_NFTC 0x60 /* b NAND Flash Transaction Control */
66 #define NAND_CFG_NFM 0x61 /* b NAND Flash Monitor */
67 #define NAND_CFG_NFPSC 0x62 /* b NAND Flash Power Supply Control */
68 #define NAND_CFG_NFDC 0x63 /* b NAND Flash Detect Control */
70 #define NAND_DATA 0x00 /* l Data */
71 #define NAND_MODE 0x04 /* b Mode */
72 #define NAND_STATUS 0x05 /* b Status */
73 #define NAND_ISR 0x06 /* b Interrupt Status */
74 #define NAND_IMR 0x07 /* b Interrupt Mask */
76 #define NAND_MODE_WP 0x80
77 #define NAND_MODE_CE 0x10
78 #define NAND_MODE_ALE 0x02
79 #define NAND_MODE_CLE 0x01
80 #define NAND_MODE_ECC_MASK 0x60
81 #define NAND_MODE_ECC_EN 0x20
82 #define NAND_MODE_ECC_READ 0x40
83 #define NAND_MODE_ECC_RST 0x60
85 struct TC6393xbState {
116 qemu_irq handler[TC6393XB_GPIOS];
132 uint32_t scr_width, scr_height; /* in pixels */
138 qemu_irq *tc6393xb_gpio_in_get(TC6393xbState *s)
143 static void tc6393xb_gpio_set(void *opaque, int line, int level)
145 // TC6393xbState *s = opaque;
147 if (line > TC6393XB_GPIOS) {
148 printf("%s: No GPIO pin %i\n", __FUNCTION__, line);
152 // FIXME: how does the chip reflect the GPIO input level change?
155 void tc6393xb_gpio_out_set(TC6393xbState *s, int line,
158 if (line >= TC6393XB_GPIOS) {
159 fprintf(stderr, "TC6393xb: no GPIO pin %d\n", line);
163 s->handler[line] = handler;
166 static void tc6393xb_gpio_handler_update(TC6393xbState *s)
168 uint32_t level, diff;
171 level = s->gpio_level & s->gpio_dir;
173 for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
175 qemu_set_irq(s->handler[bit], (level >> bit) & 1);
178 s->prev_level = level;
181 qemu_irq tc6393xb_l3v_get(TC6393xbState *s)
186 static void tc6393xb_l3v(void *opaque, int line, int level)
188 TC6393xbState *s = opaque;
190 fprintf(stderr, "L3V: %d\n", level);
193 static void tc6393xb_sub_irq(void *opaque, int line, int level) {
194 TC6393xbState *s = opaque;
195 uint8_t isr = s->scr.ISR;
201 qemu_set_irq(s->irq, isr & s->scr.IMR);
204 #define SCR_REG_B(N) \
205 case SCR_ ##N: return s->scr.N
206 #define SCR_REG_W(N) \
207 case SCR_ ##N: return s->scr.N; \
208 case SCR_ ##N + 1: return s->scr.N >> 8;
209 #define SCR_REG_L(N) \
210 case SCR_ ##N: return s->scr.N; \
211 case SCR_ ##N + 1: return s->scr.N >> 8; \
212 case SCR_ ##N + 2: return s->scr.N >> 16; \
213 case SCR_ ##N + 3: return s->scr.N >> 24;
214 #define SCR_REG_A(N) \
215 case SCR_ ##N(0): return s->scr.N[0]; \
216 case SCR_ ##N(1): return s->scr.N[1]; \
217 case SCR_ ##N(2): return s->scr.N[2]
219 static uint32_t tc6393xb_scr_readb(TC6393xbState *s, hwaddr addr)
237 return (s->gpio_level >> ((addr - SCR_GPO_DSR(0)) * 8)) & 0xff;
238 case SCR_GPO_DOECR(0):
239 case SCR_GPO_DOECR(1):
240 case SCR_GPO_DOECR(2):
241 return (s->gpio_dir >> ((addr - SCR_GPO_DOECR(0)) * 8)) & 0xff;
243 SCR_REG_A(GP_IARLCR);
245 SCR_REG_W(GPA_IARCR);
246 SCR_REG_W(GPA_IARLCR);
257 fprintf(stderr, "tc6393xb_scr: unhandled read at %08x\n", (uint32_t) addr);
265 #define SCR_REG_B(N) \
266 case SCR_ ##N: s->scr.N = value; return;
267 #define SCR_REG_W(N) \
268 case SCR_ ##N: s->scr.N = (s->scr.N & ~0xff) | (value & 0xff); return; \
269 case SCR_ ##N + 1: s->scr.N = (s->scr.N & 0xff) | (value << 8); return
270 #define SCR_REG_L(N) \
271 case SCR_ ##N: s->scr.N = (s->scr.N & ~0xff) | (value & 0xff); return; \
272 case SCR_ ##N + 1: s->scr.N = (s->scr.N & ~(0xff << 8)) | (value & (0xff << 8)); return; \
273 case SCR_ ##N + 2: s->scr.N = (s->scr.N & ~(0xff << 16)) | (value & (0xff << 16)); return; \
274 case SCR_ ##N + 3: s->scr.N = (s->scr.N & ~(0xff << 24)) | (value & (0xff << 24)); return;
275 #define SCR_REG_A(N) \
276 case SCR_ ##N(0): s->scr.N[0] = value; return; \
277 case SCR_ ##N(1): s->scr.N[1] = value; return; \
278 case SCR_ ##N(2): s->scr.N[2] = value; return
280 static void tc6393xb_scr_writeb(TC6393xbState *s, hwaddr addr, uint32_t value)
294 s->gpio_level = (s->gpio_level & ~(0xff << ((addr - SCR_GPO_DSR(0))*8))) | ((value & 0xff) << ((addr - SCR_GPO_DSR(0))*8));
295 tc6393xb_gpio_handler_update(s);
297 case SCR_GPO_DOECR(0):
298 case SCR_GPO_DOECR(1):
299 case SCR_GPO_DOECR(2):
300 s->gpio_dir = (s->gpio_dir & ~(0xff << ((addr - SCR_GPO_DOECR(0))*8))) | ((value & 0xff) << ((addr - SCR_GPO_DOECR(0))*8));
301 tc6393xb_gpio_handler_update(s);
304 SCR_REG_A(GP_IARLCR);
306 SCR_REG_W(GPA_IARCR);
307 SCR_REG_W(GPA_IARLCR);
318 fprintf(stderr, "tc6393xb_scr: unhandled write at %08x: %02x\n",
319 (uint32_t) addr, value & 0xff);
326 static void tc6393xb_nand_irq(TC6393xbState *s) {
327 qemu_set_irq(s->sub_irqs[IRQ_TC6393_NAND],
328 (s->nand.imr & 0x80) && (s->nand.imr & s->nand.isr));
331 static uint32_t tc6393xb_nand_cfg_readb(TC6393xbState *s, hwaddr addr) {
333 case NAND_CFG_COMMAND:
334 return s->nand_enable ? 2 : 0;
336 case NAND_CFG_BASE + 1:
337 case NAND_CFG_BASE + 2:
338 case NAND_CFG_BASE + 3:
339 return s->nand_phys >> (addr - NAND_CFG_BASE);
341 fprintf(stderr, "tc6393xb_nand_cfg: unhandled read at %08x\n", (uint32_t) addr);
344 static void tc6393xb_nand_cfg_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) {
346 case NAND_CFG_COMMAND:
347 s->nand_enable = (value & 0x2);
350 case NAND_CFG_BASE + 1:
351 case NAND_CFG_BASE + 2:
352 case NAND_CFG_BASE + 3:
353 s->nand_phys &= ~(0xff << ((addr - NAND_CFG_BASE) * 8));
354 s->nand_phys |= (value & 0xff) << ((addr - NAND_CFG_BASE) * 8);
357 fprintf(stderr, "tc6393xb_nand_cfg: unhandled write at %08x: %02x\n",
358 (uint32_t) addr, value & 0xff);
361 static uint32_t tc6393xb_nand_readb(TC6393xbState *s, hwaddr addr) {
367 return nand_getio(s->flash);
377 fprintf(stderr, "tc6393xb_nand: unhandled read at %08x\n", (uint32_t) addr);
380 static void tc6393xb_nand_writeb(TC6393xbState *s, hwaddr addr, uint32_t value) {
381 // fprintf(stderr, "tc6393xb_nand: write at %08x: %02x\n",
382 // (uint32_t) addr, value & 0xff);
388 nand_setio(s->flash, value);
390 tc6393xb_nand_irq(s);
393 s->nand.mode = value;
394 nand_setpins(s->flash,
395 value & NAND_MODE_CLE,
396 value & NAND_MODE_ALE,
397 !(value & NAND_MODE_CE),
398 value & NAND_MODE_WP,
400 switch (value & NAND_MODE_ECC_MASK) {
401 case NAND_MODE_ECC_RST:
404 case NAND_MODE_ECC_READ:
407 case NAND_MODE_ECC_EN:
413 tc6393xb_nand_irq(s);
417 tc6393xb_nand_irq(s);
420 fprintf(stderr, "tc6393xb_nand: unhandled write at %08x: %02x\n",
421 (uint32_t) addr, value & 0xff);
425 #include "tc6393xb_template.h"
427 #include "tc6393xb_template.h"
429 #include "tc6393xb_template.h"
431 #include "tc6393xb_template.h"
433 #include "tc6393xb_template.h"
435 static void tc6393xb_draw_graphic(TC6393xbState *s, int full_update)
437 DisplaySurface *surface = qemu_console_surface(s->con);
439 switch (surface_bits_per_pixel(surface)) {
441 tc6393xb_draw_graphic8(s);
444 tc6393xb_draw_graphic15(s);
447 tc6393xb_draw_graphic16(s);
450 tc6393xb_draw_graphic24(s);
453 tc6393xb_draw_graphic32(s);
456 printf("tc6393xb: unknown depth %d\n",
457 surface_bits_per_pixel(surface));
461 dpy_gfx_update(s->con, 0, 0, s->scr_width, s->scr_height);
464 static void tc6393xb_draw_blank(TC6393xbState *s, int full_update)
466 DisplaySurface *surface = qemu_console_surface(s->con);
473 w = s->scr_width * surface_bytes_per_pixel(surface);
474 d = surface_data(surface);
475 for(i = 0; i < s->scr_height; i++) {
477 d += surface_stride(surface);
480 dpy_gfx_update(s->con, 0, 0, s->scr_width, s->scr_height);
483 static void tc6393xb_update_display(void *opaque)
485 TC6393xbState *s = opaque;
486 DisplaySurface *surface = qemu_console_surface(s->con);
489 if (s->scr_width == 0 || s->scr_height == 0)
493 if (s->blanked != s->blank) {
494 s->blanked = s->blank;
497 if (s->scr_width != surface_width(surface) ||
498 s->scr_height != surface_height(surface)) {
499 qemu_console_resize(s->con, s->scr_width, s->scr_height);
503 tc6393xb_draw_blank(s, full_update);
505 tc6393xb_draw_graphic(s, full_update);
509 static uint64_t tc6393xb_readb(void *opaque, hwaddr addr,
512 TC6393xbState *s = opaque;
516 return tc6393xb_scr_readb(s, addr & 0xff);
518 return tc6393xb_nand_cfg_readb(s, addr & 0xff);
521 if ((addr &~0xff) == s->nand_phys && s->nand_enable) {
522 // return tc6393xb_nand_readb(s, addr & 0xff);
523 uint8_t d = tc6393xb_nand_readb(s, addr & 0xff);
524 // fprintf(stderr, "tc6393xb_nand: read at %08x: %02hhx\n", (uint32_t) addr, d);
528 // fprintf(stderr, "tc6393xb: unhandled read at %08x\n", (uint32_t) addr);
532 static void tc6393xb_writeb(void *opaque, hwaddr addr,
533 uint64_t value, unsigned size) {
534 TC6393xbState *s = opaque;
538 tc6393xb_scr_writeb(s, addr & 0xff, value);
541 tc6393xb_nand_cfg_writeb(s, addr & 0xff, value);
545 if ((addr &~0xff) == s->nand_phys && s->nand_enable)
546 tc6393xb_nand_writeb(s, addr & 0xff, value);
548 fprintf(stderr, "tc6393xb: unhandled write at %08x: %02x\n",
549 (uint32_t) addr, (int)value & 0xff);
552 static const GraphicHwOps tc6393xb_gfx_ops = {
553 .gfx_update = tc6393xb_update_display,
556 TC6393xbState *tc6393xb_init(MemoryRegion *sysmem, uint32_t base, qemu_irq irq)
560 static const MemoryRegionOps tc6393xb_ops = {
561 .read = tc6393xb_readb,
562 .write = tc6393xb_writeb,
563 .endianness = DEVICE_NATIVE_ENDIAN,
565 .min_access_size = 1,
566 .max_access_size = 1,
570 s = (TC6393xbState *) g_malloc0(sizeof(TC6393xbState));
572 s->gpio_in = qemu_allocate_irqs(tc6393xb_gpio_set, s, TC6393XB_GPIOS);
574 s->l3v = qemu_allocate_irq(tc6393xb_l3v, s, 0);
577 s->sub_irqs = qemu_allocate_irqs(tc6393xb_sub_irq, s, TC6393XB_NR_IRQS);
579 nand = drive_get(IF_MTD, 0, 0);
580 s->flash = nand_init(nand ? blk_by_legacy_dinfo(nand) : NULL,
581 NAND_MFR_TOSHIBA, 0x76);
583 memory_region_init_io(&s->iomem, NULL, &tc6393xb_ops, s, "tc6393xb", 0x10000);
584 memory_region_add_subregion(sysmem, base, &s->iomem);
586 memory_region_init_ram(&s->vram, NULL, "tc6393xb.vram", 0x100000,
588 vmstate_register_ram_global(&s->vram);
589 s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
590 memory_region_add_subregion(sysmem, base + 0x100000, &s->vram);
593 s->con = graphic_console_init(NULL, 0, &tc6393xb_gfx_ops, s);