2 * Probe module for 8250/16550-type PCI serial ports.
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
13 #include <linux/module.h>
14 #include <linux/pci.h>
15 #include <linux/string.h>
16 #include <linux/kernel.h>
17 #include <linux/slab.h>
18 #include <linux/delay.h>
19 #include <linux/tty.h>
20 #include <linux/serial_reg.h>
21 #include <linux/serial_core.h>
22 #include <linux/8250_pci.h>
23 #include <linux/bitops.h>
24 #include <linux/rational.h>
26 #include <asm/byteorder.h>
29 #include <linux/dmaengine.h>
30 #include <linux/platform_data/dma-dw.h>
31 #include <linux/platform_data/dma-hsu.h>
36 * init function returns:
37 * > 0 - number of ports
38 * = 0 - use board->num_ports
41 struct pci_serial_quirk {
46 int (*probe)(struct pci_dev *dev);
47 int (*init)(struct pci_dev *dev);
48 int (*setup)(struct serial_private *,
49 const struct pciserial_board *,
50 struct uart_8250_port *, int);
51 void (*exit)(struct pci_dev *dev);
54 #define PCI_NUM_BAR_RESOURCES 6
56 struct serial_private {
59 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
60 struct pci_serial_quirk *quirk;
64 static int pci_default_setup(struct serial_private*,
65 const struct pciserial_board*, struct uart_8250_port *, int);
67 static void moan_device(const char *str, struct pci_dev *dev)
71 "Please send the output of lspci -vv, this\n"
72 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
73 "manufacturer and name of serial board or\n"
74 "modem board to <linux-serial@vger.kernel.org>.\n",
75 pci_name(dev), str, dev->vendor, dev->device,
76 dev->subsystem_vendor, dev->subsystem_device);
80 setup_port(struct serial_private *priv, struct uart_8250_port *port,
81 int bar, int offset, int regshift)
83 struct pci_dev *dev = priv->dev;
85 if (bar >= PCI_NUM_BAR_RESOURCES)
88 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
89 if (!priv->remapped_bar[bar])
90 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
91 if (!priv->remapped_bar[bar])
94 port->port.iotype = UPIO_MEM;
95 port->port.iobase = 0;
96 port->port.mapbase = pci_resource_start(dev, bar) + offset;
97 port->port.membase = priv->remapped_bar[bar] + offset;
98 port->port.regshift = regshift;
100 port->port.iotype = UPIO_PORT;
101 port->port.iobase = pci_resource_start(dev, bar) + offset;
102 port->port.mapbase = 0;
103 port->port.membase = NULL;
104 port->port.regshift = 0;
110 * ADDI-DATA GmbH communication cards <info@addi-data.com>
112 static int addidata_apci7800_setup(struct serial_private *priv,
113 const struct pciserial_board *board,
114 struct uart_8250_port *port, int idx)
116 unsigned int bar = 0, offset = board->first_offset;
117 bar = FL_GET_BASE(board->flags);
120 offset += idx * board->uart_offset;
121 } else if ((idx >= 2) && (idx < 4)) {
123 offset += ((idx - 2) * board->uart_offset);
124 } else if ((idx >= 4) && (idx < 6)) {
126 offset += ((idx - 4) * board->uart_offset);
127 } else if (idx >= 6) {
129 offset += ((idx - 6) * board->uart_offset);
132 return setup_port(priv, port, bar, offset, board->reg_shift);
136 * AFAVLAB uses a different mixture of BARs and offsets
137 * Not that ugly ;) -- HW
140 afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
141 struct uart_8250_port *port, int idx)
143 unsigned int bar, offset = board->first_offset;
145 bar = FL_GET_BASE(board->flags);
150 offset += (idx - 4) * board->uart_offset;
153 return setup_port(priv, port, bar, offset, board->reg_shift);
157 * HP's Remote Management Console. The Diva chip came in several
158 * different versions. N-class, L2000 and A500 have two Diva chips, each
159 * with 3 UARTs (the third UART on the second chip is unused). Superdome
160 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
161 * one Diva chip, but it has been expanded to 5 UARTs.
163 static int pci_hp_diva_init(struct pci_dev *dev)
167 switch (dev->subsystem_device) {
168 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
169 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
170 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
171 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
174 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
177 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
180 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
181 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
190 * HP's Diva chip puts the 4th/5th serial port further out, and
191 * some serial ports are supposed to be hidden on certain models.
194 pci_hp_diva_setup(struct serial_private *priv,
195 const struct pciserial_board *board,
196 struct uart_8250_port *port, int idx)
198 unsigned int offset = board->first_offset;
199 unsigned int bar = FL_GET_BASE(board->flags);
201 switch (priv->dev->subsystem_device) {
202 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
206 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
216 offset += idx * board->uart_offset;
218 return setup_port(priv, port, bar, offset, board->reg_shift);
222 * Added for EKF Intel i960 serial boards
224 static int pci_inteli960ni_init(struct pci_dev *dev)
228 if (!(dev->subsystem_device & 0x1000))
231 /* is firmware started? */
232 pci_read_config_dword(dev, 0x44, &oldval);
233 if (oldval == 0x00001000L) { /* RESET value */
234 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
241 * Some PCI serial cards using the PLX 9050 PCI interface chip require
242 * that the card interrupt be explicitly enabled or disabled. This
243 * seems to be mainly needed on card using the PLX which also use I/O
246 static int pci_plx9050_init(struct pci_dev *dev)
251 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
252 moan_device("no memory in bar 0", dev);
257 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
258 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
261 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
262 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
264 * As the megawolf cards have the int pins active
265 * high, and have 2 UART chips, both ints must be
266 * enabled on the 9050. Also, the UARTS are set in
267 * 16450 mode by default, so we have to enable the
268 * 16C950 'enhanced' mode so that we can use the
273 * enable/disable interrupts
275 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
278 writel(irq_config, p + 0x4c);
281 * Read the register back to ensure that it took effect.
289 static void pci_plx9050_exit(struct pci_dev *dev)
293 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
299 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
304 * Read the register back to ensure that it took effect.
311 #define NI8420_INT_ENABLE_REG 0x38
312 #define NI8420_INT_ENABLE_BIT 0x2000
314 static void pci_ni8420_exit(struct pci_dev *dev)
317 unsigned int bar = 0;
319 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
320 moan_device("no memory in bar", dev);
324 p = pci_ioremap_bar(dev, bar);
328 /* Disable the CPU Interrupt */
329 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
330 p + NI8420_INT_ENABLE_REG);
336 #define MITE_IOWBSR1 0xc4
337 #define MITE_IOWCR1 0xf4
338 #define MITE_LCIMR1 0x08
339 #define MITE_LCIMR2 0x10
341 #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
343 static void pci_ni8430_exit(struct pci_dev *dev)
346 unsigned int bar = 0;
348 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
349 moan_device("no memory in bar", dev);
353 p = pci_ioremap_bar(dev, bar);
357 /* Disable the CPU Interrupt */
358 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
362 /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
364 sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
365 struct uart_8250_port *port, int idx)
367 unsigned int bar, offset = board->first_offset;
372 /* first four channels map to 0, 0x100, 0x200, 0x300 */
373 offset += idx * board->uart_offset;
374 } else if (idx < 8) {
375 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
376 offset += idx * board->uart_offset + 0xC00;
377 } else /* we have only 8 ports on PMC-OCTALPRO */
380 return setup_port(priv, port, bar, offset, board->reg_shift);
384 * This does initialization for PMC OCTALPRO cards:
385 * maps the device memory, resets the UARTs (needed, bc
386 * if the module is removed and inserted again, the card
387 * is in the sleep mode) and enables global interrupt.
390 /* global control register offset for SBS PMC-OctalPro */
391 #define OCT_REG_CR_OFF 0x500
393 static int sbs_init(struct pci_dev *dev)
397 p = pci_ioremap_bar(dev, 0);
401 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
402 writeb(0x10, p + OCT_REG_CR_OFF);
404 writeb(0x0, p + OCT_REG_CR_OFF);
406 /* Set bit-2 (INTENABLE) of Control Register */
407 writeb(0x4, p + OCT_REG_CR_OFF);
414 * Disables the global interrupt of PMC-OctalPro
417 static void sbs_exit(struct pci_dev *dev)
421 p = pci_ioremap_bar(dev, 0);
422 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
424 writeb(0, p + OCT_REG_CR_OFF);
429 * SIIG serial cards have an PCI interface chip which also controls
430 * the UART clocking frequency. Each UART can be clocked independently
431 * (except cards equipped with 4 UARTs) and initial clocking settings
432 * are stored in the EEPROM chip. It can cause problems because this
433 * version of serial driver doesn't support differently clocked UART's
434 * on single PCI card. To prevent this, initialization functions set
435 * high frequency clocking for all UART's on given card. It is safe (I
436 * hope) because it doesn't touch EEPROM settings to prevent conflicts
437 * with other OSes (like M$ DOS).
439 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
441 * There is two family of SIIG serial cards with different PCI
442 * interface chip and different configuration methods:
443 * - 10x cards have control registers in IO and/or memory space;
444 * - 20x cards have control registers in standard PCI configuration space.
446 * Note: all 10x cards have PCI device ids 0x10..
447 * all 20x cards have PCI device ids 0x20..
449 * There are also Quartet Serial cards which use Oxford Semiconductor
450 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
452 * Note: some SIIG cards are probed by the parport_serial object.
455 #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
456 #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
458 static int pci_siig10x_init(struct pci_dev *dev)
463 switch (dev->device & 0xfff8) {
464 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
467 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
470 default: /* 1S1P, 4S */
475 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
479 writew(readw(p + 0x28) & data, p + 0x28);
485 #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
486 #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
488 static int pci_siig20x_init(struct pci_dev *dev)
492 /* Change clock frequency for the first UART. */
493 pci_read_config_byte(dev, 0x6f, &data);
494 pci_write_config_byte(dev, 0x6f, data & 0xef);
496 /* If this card has 2 UART, we have to do the same with second UART. */
497 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
498 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
499 pci_read_config_byte(dev, 0x73, &data);
500 pci_write_config_byte(dev, 0x73, data & 0xef);
505 static int pci_siig_init(struct pci_dev *dev)
507 unsigned int type = dev->device & 0xff00;
510 return pci_siig10x_init(dev);
511 else if (type == 0x2000)
512 return pci_siig20x_init(dev);
514 moan_device("Unknown SIIG card", dev);
518 static int pci_siig_setup(struct serial_private *priv,
519 const struct pciserial_board *board,
520 struct uart_8250_port *port, int idx)
522 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
526 offset = (idx - 4) * 8;
529 return setup_port(priv, port, bar, offset, 0);
533 * Timedia has an explosion of boards, and to avoid the PCI table from
534 * growing *huge*, we use this function to collapse some 70 entries
535 * in the PCI table into one, for sanity's and compactness's sake.
537 static const unsigned short timedia_single_port[] = {
538 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
541 static const unsigned short timedia_dual_port[] = {
542 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
543 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
544 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
545 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
549 static const unsigned short timedia_quad_port[] = {
550 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
551 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
552 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
556 static const unsigned short timedia_eight_port[] = {
557 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
558 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
561 static const struct timedia_struct {
563 const unsigned short *ids;
565 { 1, timedia_single_port },
566 { 2, timedia_dual_port },
567 { 4, timedia_quad_port },
568 { 8, timedia_eight_port }
572 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
573 * listing them individually, this driver merely grabs them all with
574 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
575 * and should be left free to be claimed by parport_serial instead.
577 static int pci_timedia_probe(struct pci_dev *dev)
580 * Check the third digit of the subdevice ID
581 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
583 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
585 "ignoring Timedia subdevice %04x for parport_serial\n",
586 dev->subsystem_device);
593 static int pci_timedia_init(struct pci_dev *dev)
595 const unsigned short *ids;
598 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
599 ids = timedia_data[i].ids;
600 for (j = 0; ids[j]; j++)
601 if (dev->subsystem_device == ids[j])
602 return timedia_data[i].num;
608 * Timedia/SUNIX uses a mixture of BARs and offsets
609 * Ugh, this is ugly as all hell --- TYT
612 pci_timedia_setup(struct serial_private *priv,
613 const struct pciserial_board *board,
614 struct uart_8250_port *port, int idx)
616 unsigned int bar = 0, offset = board->first_offset;
623 offset = board->uart_offset;
630 offset = board->uart_offset;
639 return setup_port(priv, port, bar, offset, board->reg_shift);
643 * Some Titan cards are also a little weird
646 titan_400l_800l_setup(struct serial_private *priv,
647 const struct pciserial_board *board,
648 struct uart_8250_port *port, int idx)
650 unsigned int bar, offset = board->first_offset;
661 offset = (idx - 2) * board->uart_offset;
664 return setup_port(priv, port, bar, offset, board->reg_shift);
667 static int pci_xircom_init(struct pci_dev *dev)
673 static int pci_ni8420_init(struct pci_dev *dev)
676 unsigned int bar = 0;
678 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
679 moan_device("no memory in bar", dev);
683 p = pci_ioremap_bar(dev, bar);
687 /* Enable CPU Interrupt */
688 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
689 p + NI8420_INT_ENABLE_REG);
695 #define MITE_IOWBSR1_WSIZE 0xa
696 #define MITE_IOWBSR1_WIN_OFFSET 0x800
697 #define MITE_IOWBSR1_WENAB (1 << 7)
698 #define MITE_LCIMR1_IO_IE_0 (1 << 24)
699 #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
700 #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
702 static int pci_ni8430_init(struct pci_dev *dev)
705 struct pci_bus_region region;
707 unsigned int bar = 0;
709 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
710 moan_device("no memory in bar", dev);
714 p = pci_ioremap_bar(dev, bar);
719 * Set device window address and size in BAR0, while acknowledging that
720 * the resource structure may contain a translated address that differs
721 * from the address the device responds to.
723 pcibios_resource_to_bus(dev->bus, ®ion, &dev->resource[bar]);
724 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
725 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
726 writel(device_window, p + MITE_IOWBSR1);
728 /* Set window access to go to RAMSEL IO address space */
729 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
732 /* Enable IO Bus Interrupt 0 */
733 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
735 /* Enable CPU Interrupt */
736 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
742 /* UART Port Control Register */
743 #define NI8430_PORTCON 0x0f
744 #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
747 pci_ni8430_setup(struct serial_private *priv,
748 const struct pciserial_board *board,
749 struct uart_8250_port *port, int idx)
751 struct pci_dev *dev = priv->dev;
753 unsigned int bar, offset = board->first_offset;
755 if (idx >= board->num_ports)
758 bar = FL_GET_BASE(board->flags);
759 offset += idx * board->uart_offset;
761 p = pci_ioremap_bar(dev, bar);
765 /* enable the transceiver */
766 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
767 p + offset + NI8430_PORTCON);
771 return setup_port(priv, port, bar, offset, board->reg_shift);
774 static int pci_netmos_9900_setup(struct serial_private *priv,
775 const struct pciserial_board *board,
776 struct uart_8250_port *port, int idx)
780 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
781 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
782 /* netmos apparently orders BARs by datasheet layout, so serial
783 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
787 return setup_port(priv, port, bar, 0, board->reg_shift);
789 return pci_default_setup(priv, board, port, idx);
793 /* the 99xx series comes with a range of device IDs and a variety
796 * 9900 has varying capabilities and can cascade to sub-controllers
797 * (cascading should be purely internal)
798 * 9904 is hardwired with 4 serial ports
799 * 9912 and 9922 are hardwired with 2 serial ports
801 static int pci_netmos_9900_numports(struct pci_dev *dev)
803 unsigned int c = dev->class;
805 unsigned short sub_serports;
811 } else if ((pi == 0) &&
812 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
813 /* two possibilities: 0x30ps encodes number of parallel and
814 * serial ports, or 0x1000 indicates *something*. This is not
815 * immediately obvious, since the 2s1p+4s configuration seems
816 * to offer all functionality on functions 0..2, while still
817 * advertising the same function 3 as the 4s+2s1p config.
819 sub_serports = dev->subsystem_device & 0xf;
820 if (sub_serports > 0) {
823 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
828 moan_device("unknown NetMos/Mostech program interface", dev);
832 static int pci_netmos_init(struct pci_dev *dev)
834 /* subdevice 0x00PS means <P> parallel, <S> serial */
835 unsigned int num_serial = dev->subsystem_device & 0xf;
837 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
838 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
841 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
842 dev->subsystem_device == 0x0299)
845 switch (dev->device) { /* FALLTHROUGH on all */
846 case PCI_DEVICE_ID_NETMOS_9904:
847 case PCI_DEVICE_ID_NETMOS_9912:
848 case PCI_DEVICE_ID_NETMOS_9922:
849 case PCI_DEVICE_ID_NETMOS_9900:
850 num_serial = pci_netmos_9900_numports(dev);
854 if (num_serial == 0 ) {
855 moan_device("unknown NetMos/Mostech device", dev);
866 * These chips are available with optionally one parallel port and up to
867 * two serial ports. Unfortunately they all have the same product id.
869 * Basic configuration is done over a region of 32 I/O ports. The base
870 * ioport is called INTA or INTC, depending on docs/other drivers.
872 * The region of the 32 I/O ports is configured in POSIO0R...
876 #define ITE_887x_MISCR 0x9c
877 #define ITE_887x_INTCBAR 0x78
878 #define ITE_887x_UARTBAR 0x7c
879 #define ITE_887x_PS0BAR 0x10
880 #define ITE_887x_POSIO0 0x60
883 #define ITE_887x_IOSIZE 32
884 /* I/O space size (bits 26-24; 8 bytes = 011b) */
885 #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
886 /* I/O space size (bits 26-24; 32 bytes = 101b) */
887 #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
888 /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
889 #define ITE_887x_POSIO_SPEED (3 << 29)
890 /* enable IO_Space bit */
891 #define ITE_887x_POSIO_ENABLE (1 << 31)
893 static int pci_ite887x_init(struct pci_dev *dev)
895 /* inta_addr are the configuration addresses of the ITE */
896 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
899 struct resource *iobase = NULL;
900 u32 miscr, uartbar, ioport;
902 /* search for the base-ioport */
904 while (inta_addr[i] && iobase == NULL) {
905 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
907 if (iobase != NULL) {
908 /* write POSIO0R - speed | size | ioport */
909 pci_write_config_dword(dev, ITE_887x_POSIO0,
910 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
911 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
912 /* write INTCBAR - ioport */
913 pci_write_config_dword(dev, ITE_887x_INTCBAR,
915 ret = inb(inta_addr[i]);
917 /* ioport connected */
920 release_region(iobase->start, ITE_887x_IOSIZE);
927 dev_err(&dev->dev, "ite887x: could not find iobase\n");
931 /* start of undocumented type checking (see parport_pc.c) */
932 type = inb(iobase->start + 0x18) & 0x0f;
935 case 0x2: /* ITE8871 (1P) */
936 case 0xa: /* ITE8875 (1P) */
939 case 0xe: /* ITE8872 (2S1P) */
942 case 0x6: /* ITE8873 (1S) */
945 case 0x8: /* ITE8874 (2S) */
949 moan_device("Unknown ITE887x", dev);
953 /* configure all serial ports */
954 for (i = 0; i < ret; i++) {
955 /* read the I/O port from the device */
956 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
958 ioport &= 0x0000FF00; /* the actual base address */
959 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
960 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
961 ITE_887x_POSIO_IOSIZE_8 | ioport);
963 /* write the ioport to the UARTBAR */
964 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
965 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
966 uartbar |= (ioport << (16 * i)); /* set the ioport */
967 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
969 /* get current config */
970 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
971 /* disable interrupts (UARTx_Routing[3:0]) */
972 miscr &= ~(0xf << (12 - 4 * i));
973 /* activate the UART (UARTx_En) */
974 miscr |= 1 << (23 - i);
975 /* write new config with activated UART */
976 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
980 /* the device has no UARTs if we get here */
981 release_region(iobase->start, ITE_887x_IOSIZE);
987 static void pci_ite887x_exit(struct pci_dev *dev)
990 /* the ioport is bit 0-15 in POSIO0R */
991 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
993 release_region(ioport, ITE_887x_IOSIZE);
997 * EndRun Technologies.
998 * Determine the number of ports available on the device.
1000 #define PCI_VENDOR_ID_ENDRUN 0x7401
1001 #define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1003 static int pci_endrun_init(struct pci_dev *dev)
1006 unsigned long deviceID;
1007 unsigned int number_uarts = 0;
1009 /* EndRun device is all 0xexxx */
1010 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1011 (dev->device & 0xf000) != 0xe000)
1014 p = pci_iomap(dev, 0, 5);
1018 deviceID = ioread32(p);
1020 if (deviceID == 0x07000200) {
1021 number_uarts = ioread8(p + 4);
1023 "%d ports detected on EndRun PCI Express device\n",
1026 pci_iounmap(dev, p);
1027 return number_uarts;
1031 * Oxford Semiconductor Inc.
1032 * Check that device is part of the Tornado range of devices, then determine
1033 * the number of ports available on the device.
1035 static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1038 unsigned long deviceID;
1039 unsigned int number_uarts = 0;
1041 /* OxSemi Tornado devices are all 0xCxxx */
1042 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1043 (dev->device & 0xF000) != 0xC000)
1046 p = pci_iomap(dev, 0, 5);
1050 deviceID = ioread32(p);
1051 /* Tornado device */
1052 if (deviceID == 0x07000200) {
1053 number_uarts = ioread8(p + 4);
1055 "%d ports detected on Oxford PCI Express device\n",
1058 pci_iounmap(dev, p);
1059 return number_uarts;
1062 static int pci_asix_setup(struct serial_private *priv,
1063 const struct pciserial_board *board,
1064 struct uart_8250_port *port, int idx)
1066 port->bugs |= UART_BUG_PARITY;
1067 return pci_default_setup(priv, board, port, idx);
1070 /* Quatech devices have their own extra interface features */
1072 struct quatech_feature {
1077 #define QPCR_TEST_FOR1 0x3F
1078 #define QPCR_TEST_GET1 0x00
1079 #define QPCR_TEST_FOR2 0x40
1080 #define QPCR_TEST_GET2 0x40
1081 #define QPCR_TEST_FOR3 0x80
1082 #define QPCR_TEST_GET3 0x40
1083 #define QPCR_TEST_FOR4 0xC0
1084 #define QPCR_TEST_GET4 0x80
1086 #define QOPR_CLOCK_X1 0x0000
1087 #define QOPR_CLOCK_X2 0x0001
1088 #define QOPR_CLOCK_X4 0x0002
1089 #define QOPR_CLOCK_X8 0x0003
1090 #define QOPR_CLOCK_RATE_MASK 0x0003
1093 static struct quatech_feature quatech_cards[] = {
1094 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1097 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1099 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1100 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1101 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1102 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1103 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1104 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1105 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1108 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1109 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1111 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1112 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1116 static int pci_quatech_amcc(u16 devid)
1118 struct quatech_feature *qf = &quatech_cards[0];
1120 if (qf->devid == devid)
1124 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1128 static int pci_quatech_rqopr(struct uart_8250_port *port)
1130 unsigned long base = port->port.iobase;
1133 LCR = inb(base + UART_LCR);
1134 outb(0xBF, base + UART_LCR);
1135 val = inb(base + UART_SCR);
1136 outb(LCR, base + UART_LCR);
1140 static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1142 unsigned long base = port->port.iobase;
1145 LCR = inb(base + UART_LCR);
1146 outb(0xBF, base + UART_LCR);
1147 val = inb(base + UART_SCR);
1148 outb(qopr, base + UART_SCR);
1149 outb(LCR, base + UART_LCR);
1152 static int pci_quatech_rqmcr(struct uart_8250_port *port)
1154 unsigned long base = port->port.iobase;
1157 LCR = inb(base + UART_LCR);
1158 outb(0xBF, base + UART_LCR);
1159 val = inb(base + UART_SCR);
1160 outb(val | 0x10, base + UART_SCR);
1161 qmcr = inb(base + UART_MCR);
1162 outb(val, base + UART_SCR);
1163 outb(LCR, base + UART_LCR);
1168 static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1170 unsigned long base = port->port.iobase;
1173 LCR = inb(base + UART_LCR);
1174 outb(0xBF, base + UART_LCR);
1175 val = inb(base + UART_SCR);
1176 outb(val | 0x10, base + UART_SCR);
1177 outb(qmcr, base + UART_MCR);
1178 outb(val, base + UART_SCR);
1179 outb(LCR, base + UART_LCR);
1182 static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1184 unsigned long base = port->port.iobase;
1187 LCR = inb(base + UART_LCR);
1188 outb(0xBF, base + UART_LCR);
1189 val = inb(base + UART_SCR);
1191 outb(0x80, UART_LCR);
1192 if (!(inb(UART_SCR) & 0x20)) {
1193 outb(LCR, base + UART_LCR);
1200 static int pci_quatech_test(struct uart_8250_port *port)
1203 u8 qopr = pci_quatech_rqopr(port);
1204 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1205 reg = pci_quatech_rqopr(port) & 0xC0;
1206 if (reg != QPCR_TEST_GET1)
1208 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1209 reg = pci_quatech_rqopr(port) & 0xC0;
1210 if (reg != QPCR_TEST_GET2)
1212 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1213 reg = pci_quatech_rqopr(port) & 0xC0;
1214 if (reg != QPCR_TEST_GET3)
1216 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1217 reg = pci_quatech_rqopr(port) & 0xC0;
1218 if (reg != QPCR_TEST_GET4)
1221 pci_quatech_wqopr(port, qopr);
1225 static int pci_quatech_clock(struct uart_8250_port *port)
1228 unsigned long clock;
1230 if (pci_quatech_test(port) < 0)
1233 qopr = pci_quatech_rqopr(port);
1235 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (reg & QOPR_CLOCK_X8) {
1241 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1242 reg = pci_quatech_rqopr(port);
1243 if (!(reg & QOPR_CLOCK_X8)) {
1247 reg &= QOPR_CLOCK_X8;
1248 if (reg == QOPR_CLOCK_X2) {
1250 set = QOPR_CLOCK_X2;
1251 } else if (reg == QOPR_CLOCK_X4) {
1253 set = QOPR_CLOCK_X4;
1254 } else if (reg == QOPR_CLOCK_X8) {
1256 set = QOPR_CLOCK_X8;
1259 set = QOPR_CLOCK_X1;
1261 qopr &= ~QOPR_CLOCK_RATE_MASK;
1265 pci_quatech_wqopr(port, qopr);
1269 static int pci_quatech_rs422(struct uart_8250_port *port)
1274 if (!pci_quatech_has_qmcr(port))
1276 qmcr = pci_quatech_rqmcr(port);
1277 pci_quatech_wqmcr(port, 0xFF);
1278 if (pci_quatech_rqmcr(port))
1280 pci_quatech_wqmcr(port, qmcr);
1284 static int pci_quatech_init(struct pci_dev *dev)
1286 if (pci_quatech_amcc(dev->device)) {
1287 unsigned long base = pci_resource_start(dev, 0);
1290 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
1291 tmp = inl(base + 0x3c);
1292 outl(tmp | 0x01000000, base + 0x3c);
1293 outl(tmp &= ~0x01000000, base + 0x3c);
1299 static int pci_quatech_setup(struct serial_private *priv,
1300 const struct pciserial_board *board,
1301 struct uart_8250_port *port, int idx)
1303 /* Needed by pci_quatech calls below */
1304 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1305 /* Set up the clocking */
1306 port->port.uartclk = pci_quatech_clock(port);
1307 /* For now just warn about RS422 */
1308 if (pci_quatech_rs422(port))
1309 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1310 return pci_default_setup(priv, board, port, idx);
1313 static void pci_quatech_exit(struct pci_dev *dev)
1317 static int pci_default_setup(struct serial_private *priv,
1318 const struct pciserial_board *board,
1319 struct uart_8250_port *port, int idx)
1321 unsigned int bar, offset = board->first_offset, maxnr;
1323 bar = FL_GET_BASE(board->flags);
1324 if (board->flags & FL_BASE_BARS)
1327 offset += idx * board->uart_offset;
1329 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1330 (board->reg_shift + 3);
1332 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1335 return setup_port(priv, port, bar, offset, board->reg_shift);
1338 static int pci_pericom_setup(struct serial_private *priv,
1339 const struct pciserial_board *board,
1340 struct uart_8250_port *port, int idx)
1342 unsigned int bar, offset = board->first_offset, maxnr;
1344 bar = FL_GET_BASE(board->flags);
1345 if (board->flags & FL_BASE_BARS)
1348 offset += idx * board->uart_offset;
1350 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1351 (board->reg_shift + 3);
1353 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1356 port->port.uartclk = 14745600;
1358 return setup_port(priv, port, bar, offset, board->reg_shift);
1362 ce4100_serial_setup(struct serial_private *priv,
1363 const struct pciserial_board *board,
1364 struct uart_8250_port *port, int idx)
1368 ret = setup_port(priv, port, idx, 0, board->reg_shift);
1369 port->port.iotype = UPIO_MEM32;
1370 port->port.type = PORT_XSCALE;
1371 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1372 port->port.regshift = 2;
1377 #define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1378 #define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1380 #define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1381 #define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1383 #define BYT_PRV_CLK 0x800
1384 #define BYT_PRV_CLK_EN (1 << 0)
1385 #define BYT_PRV_CLK_M_VAL_SHIFT 1
1386 #define BYT_PRV_CLK_N_VAL_SHIFT 16
1387 #define BYT_PRV_CLK_UPDATE (1 << 31)
1389 #define BYT_TX_OVF_INT 0x820
1390 #define BYT_TX_OVF_INT_MASK (1 << 1)
1393 byt_set_termios(struct uart_port *p, struct ktermios *termios,
1394 struct ktermios *old)
1396 unsigned int baud = tty_termios_baud_rate(termios);
1397 unsigned long fref = 100000000, fuart = baud * 16;
1398 unsigned long w = BIT(15) - 1;
1402 /* Get Fuart closer to Fref */
1403 fuart *= rounddown_pow_of_two(fref / fuart);
1406 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1407 * dividers must be adjusted.
1409 * uartclk = (m / n) * 100 MHz, where m <= n
1411 rational_best_approximation(fuart, fref, w, w, &m, &n);
1414 /* Reset the clock */
1415 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1416 writel(reg, p->membase + BYT_PRV_CLK);
1417 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1418 writel(reg, p->membase + BYT_PRV_CLK);
1420 serial8250_do_set_termios(p, termios, old);
1423 static bool byt_dma_filter(struct dma_chan *chan, void *param)
1425 struct dw_dma_slave *dws = param;
1427 if (dws->dma_dev != chan->device->dev)
1430 chan->private = dws;
1435 byt_serial_setup(struct serial_private *priv,
1436 const struct pciserial_board *board,
1437 struct uart_8250_port *port, int idx)
1439 struct pci_dev *pdev = priv->dev;
1440 struct device *dev = port->port.dev;
1441 struct uart_8250_dma *dma;
1442 struct dw_dma_slave *tx_param, *rx_param;
1443 struct pci_dev *dma_dev;
1446 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
1450 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1454 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1458 switch (pdev->device) {
1459 case PCI_DEVICE_ID_INTEL_BYT_UART1:
1460 case PCI_DEVICE_ID_INTEL_BSW_UART1:
1461 rx_param->src_id = 3;
1462 tx_param->dst_id = 2;
1464 case PCI_DEVICE_ID_INTEL_BYT_UART2:
1465 case PCI_DEVICE_ID_INTEL_BSW_UART2:
1466 rx_param->src_id = 5;
1467 tx_param->dst_id = 4;
1473 rx_param->src_master = 1;
1474 rx_param->dst_master = 0;
1476 dma->rxconf.src_maxburst = 16;
1478 tx_param->src_master = 1;
1479 tx_param->dst_master = 0;
1481 dma->txconf.dst_maxburst = 16;
1483 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1484 rx_param->dma_dev = &dma_dev->dev;
1485 tx_param->dma_dev = &dma_dev->dev;
1487 dma->fn = byt_dma_filter;
1488 dma->rx_param = rx_param;
1489 dma->tx_param = tx_param;
1491 ret = pci_default_setup(priv, board, port, idx);
1492 port->port.iotype = UPIO_MEM;
1493 port->port.type = PORT_16550A;
1494 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1495 port->port.set_termios = byt_set_termios;
1496 port->port.fifosize = 64;
1497 port->tx_loadsz = 64;
1499 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1501 /* Disable Tx counter interrupts */
1502 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1507 #define INTEL_MID_UART_PS 0x30
1508 #define INTEL_MID_UART_MUL 0x34
1509 #define INTEL_MID_UART_DIV 0x38
1511 static void intel_mid_set_termios(struct uart_port *p,
1512 struct ktermios *termios,
1513 struct ktermios *old,
1516 unsigned int baud = tty_termios_baud_rate(termios);
1517 unsigned short ps = 16;
1518 unsigned long fuart = baud * ps;
1519 unsigned long w = BIT(24) - 1;
1520 unsigned long mul, div;
1523 /* Find prescaler value that satisfies Fuart < Fref */
1525 ps = fref / baud; /* baud rate too high */
1527 ps = 1; /* PLL case */
1530 /* Get Fuart closer to Fref */
1531 fuart *= rounddown_pow_of_two(fref / fuart);
1534 rational_best_approximation(fuart, fref, w, w, &mul, &div);
1535 p->uartclk = fuart * 16 / ps; /* core uses ps = 16 always */
1537 writel(ps, p->membase + INTEL_MID_UART_PS); /* set PS */
1538 writel(mul, p->membase + INTEL_MID_UART_MUL); /* set MUL */
1539 writel(div, p->membase + INTEL_MID_UART_DIV);
1541 serial8250_do_set_termios(p, termios, old);
1544 static void intel_mid_set_termios_38_4M(struct uart_port *p,
1545 struct ktermios *termios,
1546 struct ktermios *old)
1548 intel_mid_set_termios(p, termios, old, 38400000);
1551 static void intel_mid_set_termios_50M(struct uart_port *p,
1552 struct ktermios *termios,
1553 struct ktermios *old)
1556 * The uart clk is 50Mhz, and the baud rate come from:
1557 * baud = 50M * MUL / (DIV * PS * DLAB)
1559 intel_mid_set_termios(p, termios, old, 50000000);
1562 static bool intel_mid_dma_filter(struct dma_chan *chan, void *param)
1564 struct hsu_dma_slave *s = param;
1566 if (s->dma_dev != chan->device->dev || s->chan_id != chan->chan_id)
1573 static int intel_mid_serial_setup(struct serial_private *priv,
1574 const struct pciserial_board *board,
1575 struct uart_8250_port *port, int idx,
1576 int index, struct pci_dev *dma_dev)
1578 struct device *dev = port->port.dev;
1579 struct uart_8250_dma *dma;
1580 struct hsu_dma_slave *tx_param, *rx_param;
1582 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
1586 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1590 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1594 rx_param->chan_id = index * 2 + 1;
1595 tx_param->chan_id = index * 2;
1597 dma->rxconf.src_maxburst = 64;
1598 dma->txconf.dst_maxburst = 64;
1600 rx_param->dma_dev = &dma_dev->dev;
1601 tx_param->dma_dev = &dma_dev->dev;
1603 dma->fn = intel_mid_dma_filter;
1604 dma->rx_param = rx_param;
1605 dma->tx_param = tx_param;
1607 port->port.type = PORT_16750;
1608 port->port.flags |= UPF_FIXED_PORT | UPF_FIXED_TYPE;
1611 return pci_default_setup(priv, board, port, idx);
1614 #define PCI_DEVICE_ID_INTEL_PNW_UART1 0x081b
1615 #define PCI_DEVICE_ID_INTEL_PNW_UART2 0x081c
1616 #define PCI_DEVICE_ID_INTEL_PNW_UART3 0x081d
1618 static int pnw_serial_setup(struct serial_private *priv,
1619 const struct pciserial_board *board,
1620 struct uart_8250_port *port, int idx)
1622 struct pci_dev *pdev = priv->dev;
1623 struct pci_dev *dma_dev;
1626 switch (pdev->device) {
1627 case PCI_DEVICE_ID_INTEL_PNW_UART1:
1630 case PCI_DEVICE_ID_INTEL_PNW_UART2:
1633 case PCI_DEVICE_ID_INTEL_PNW_UART3:
1640 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 3));
1642 port->port.set_termios = intel_mid_set_termios_50M;
1644 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1647 #define PCI_DEVICE_ID_INTEL_TNG_UART 0x1191
1649 static int tng_serial_setup(struct serial_private *priv,
1650 const struct pciserial_board *board,
1651 struct uart_8250_port *port, int idx)
1653 struct pci_dev *pdev = priv->dev;
1654 struct pci_dev *dma_dev;
1655 int index = PCI_FUNC(pdev->devfn);
1657 /* Currently no support for HSU port0 */
1661 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(5, 0));
1663 port->port.set_termios = intel_mid_set_termios_38_4M;
1665 return intel_mid_serial_setup(priv, board, port, idx, index, dma_dev);
1669 pci_omegapci_setup(struct serial_private *priv,
1670 const struct pciserial_board *board,
1671 struct uart_8250_port *port, int idx)
1673 return setup_port(priv, port, 2, idx * 8, 0);
1677 pci_brcm_trumanage_setup(struct serial_private *priv,
1678 const struct pciserial_board *board,
1679 struct uart_8250_port *port, int idx)
1681 int ret = pci_default_setup(priv, board, port, idx);
1683 port->port.type = PORT_BRCM_TRUMANAGE;
1684 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1688 static int pci_fintek_setup(struct serial_private *priv,
1689 const struct pciserial_board *board,
1690 struct uart_8250_port *port, int idx)
1692 struct pci_dev *pdev = priv->dev;
1696 config_base = 0x40 + 0x08 * idx;
1698 /* Get the io address from configuration space */
1699 pci_read_config_word(pdev, config_base + 4, &iobase);
1701 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1703 port->port.iotype = UPIO_PORT;
1704 port->port.iobase = iobase;
1709 static int pci_fintek_init(struct pci_dev *dev)
1711 unsigned long iobase;
1716 switch (dev->device) {
1717 case 0x1104: /* 4 ports */
1718 case 0x1108: /* 8 ports */
1719 max_port = dev->device & 0xff;
1721 case 0x1112: /* 12 ports */
1728 /* Get the io address dispatch from the BIOS */
1729 pci_read_config_dword(dev, 0x24, &bar_data[0]);
1730 pci_read_config_dword(dev, 0x20, &bar_data[1]);
1731 pci_read_config_dword(dev, 0x1c, &bar_data[2]);
1733 for (i = 0; i < max_port; ++i) {
1734 /* UART0 configuration offset start from 0x40 */
1735 config_base = 0x40 + 0x08 * i;
1737 /* Calculate Real IO Port */
1738 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
1740 /* Enable UART I/O port */
1741 pci_write_config_byte(dev, config_base + 0x00, 0x01);
1743 /* Select 128-byte FIFO and 8x FIFO threshold */
1744 pci_write_config_byte(dev, config_base + 0x01, 0x33);
1747 pci_write_config_byte(dev, config_base + 0x04,
1748 (u8)(iobase & 0xff));
1751 pci_write_config_byte(dev, config_base + 0x05,
1752 (u8)((iobase & 0xff00) >> 8));
1754 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
1760 static int skip_tx_en_setup(struct serial_private *priv,
1761 const struct pciserial_board *board,
1762 struct uart_8250_port *port, int idx)
1764 port->port.flags |= UPF_NO_TXEN_TEST;
1765 dev_dbg(&priv->dev->dev,
1766 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1767 priv->dev->vendor, priv->dev->device,
1768 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
1770 return pci_default_setup(priv, board, port, idx);
1773 static void kt_handle_break(struct uart_port *p)
1775 struct uart_8250_port *up = up_to_u8250p(p);
1777 * On receipt of a BI, serial device in Intel ME (Intel
1778 * management engine) needs to have its fifos cleared for sane
1779 * SOL (Serial Over Lan) output.
1781 serial8250_clear_and_reinit_fifos(up);
1784 static unsigned int kt_serial_in(struct uart_port *p, int offset)
1786 struct uart_8250_port *up = up_to_u8250p(p);
1790 * When the Intel ME (management engine) gets reset its serial
1791 * port registers could return 0 momentarily. Functions like
1792 * serial8250_console_write, read and save the IER, perform
1793 * some operation and then restore it. In order to avoid
1794 * setting IER register inadvertently to 0, if the value read
1795 * is 0, double check with ier value in uart_8250_port and use
1796 * that instead. up->ier should be the same value as what is
1797 * currently configured.
1799 val = inb(p->iobase + offset);
1800 if (offset == UART_IER) {
1807 static int kt_serial_setup(struct serial_private *priv,
1808 const struct pciserial_board *board,
1809 struct uart_8250_port *port, int idx)
1811 port->port.flags |= UPF_BUG_THRE;
1812 port->port.serial_in = kt_serial_in;
1813 port->port.handle_break = kt_handle_break;
1814 return skip_tx_en_setup(priv, board, port, idx);
1817 static int pci_eg20t_init(struct pci_dev *dev)
1819 #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1827 pci_xr17c154_setup(struct serial_private *priv,
1828 const struct pciserial_board *board,
1829 struct uart_8250_port *port, int idx)
1831 port->port.flags |= UPF_EXAR_EFR;
1832 return pci_default_setup(priv, board, port, idx);
1836 pci_xr17v35x_setup(struct serial_private *priv,
1837 const struct pciserial_board *board,
1838 struct uart_8250_port *port, int idx)
1842 p = pci_ioremap_bar(priv->dev, 0);
1846 port->port.flags |= UPF_EXAR_EFR;
1849 * Setup Multipurpose Input/Output pins.
1852 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1853 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1854 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1855 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1856 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1857 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1858 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1859 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1860 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1861 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1862 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1863 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1865 writeb(0x00, p + UART_EXAR_8XMODE);
1866 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1867 writeb(128, p + UART_EXAR_TXTRG);
1868 writeb(128, p + UART_EXAR_RXTRG);
1871 return pci_default_setup(priv, board, port, idx);
1874 #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1875 #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1876 #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1877 #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1880 pci_fastcom335_setup(struct serial_private *priv,
1881 const struct pciserial_board *board,
1882 struct uart_8250_port *port, int idx)
1886 p = pci_ioremap_bar(priv->dev, 0);
1890 port->port.flags |= UPF_EXAR_EFR;
1893 * Setup Multipurpose Input/Output pins.
1896 switch (priv->dev->device) {
1897 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1898 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1899 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1900 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1901 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1903 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1904 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1905 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1906 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1907 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1910 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1911 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1912 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1914 writeb(0x00, p + UART_EXAR_8XMODE);
1915 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1916 writeb(32, p + UART_EXAR_TXTRG);
1917 writeb(32, p + UART_EXAR_RXTRG);
1920 return pci_default_setup(priv, board, port, idx);
1924 pci_wch_ch353_setup(struct serial_private *priv,
1925 const struct pciserial_board *board,
1926 struct uart_8250_port *port, int idx)
1928 port->port.flags |= UPF_FIXED_TYPE;
1929 port->port.type = PORT_16550A;
1930 return pci_default_setup(priv, board, port, idx);
1934 pci_wch_ch38x_setup(struct serial_private *priv,
1935 const struct pciserial_board *board,
1936 struct uart_8250_port *port, int idx)
1938 port->port.flags |= UPF_FIXED_TYPE;
1939 port->port.type = PORT_16850;
1940 return pci_default_setup(priv, board, port, idx);
1943 #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1944 #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1945 #define PCI_DEVICE_ID_OCTPRO 0x0001
1946 #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1947 #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1948 #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1949 #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
1950 #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1951 #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
1952 #define PCI_VENDOR_ID_ADVANTECH 0x13fe
1953 #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
1954 #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
1955 #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1956 #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
1957 #define PCI_DEVICE_ID_TITAN_200I 0x8028
1958 #define PCI_DEVICE_ID_TITAN_400I 0x8048
1959 #define PCI_DEVICE_ID_TITAN_800I 0x8088
1960 #define PCI_DEVICE_ID_TITAN_800EH 0xA007
1961 #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1962 #define PCI_DEVICE_ID_TITAN_400EH 0xA009
1963 #define PCI_DEVICE_ID_TITAN_100E 0xA010
1964 #define PCI_DEVICE_ID_TITAN_200E 0xA012
1965 #define PCI_DEVICE_ID_TITAN_400E 0xA013
1966 #define PCI_DEVICE_ID_TITAN_800E 0xA014
1967 #define PCI_DEVICE_ID_TITAN_200EI 0xA016
1968 #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
1969 #define PCI_DEVICE_ID_TITAN_200V3 0xA306
1970 #define PCI_DEVICE_ID_TITAN_400V3 0xA310
1971 #define PCI_DEVICE_ID_TITAN_410V3 0xA312
1972 #define PCI_DEVICE_ID_TITAN_800V3 0xA314
1973 #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
1974 #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
1975 #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
1976 #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
1977 #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
1978 #define PCI_VENDOR_ID_WCH 0x4348
1979 #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
1980 #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1981 #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
1982 #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
1983 #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
1984 #define PCI_VENDOR_ID_AGESTAR 0x5372
1985 #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
1986 #define PCI_VENDOR_ID_ASIX 0x9710
1987 #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1988 #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
1989 #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
1990 #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
1991 #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
1992 #define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
1994 #define PCI_VENDOR_ID_SUNIX 0x1fd4
1995 #define PCI_DEVICE_ID_SUNIX_1999 0x1999
1997 #define PCIE_VENDOR_ID_WCH 0x1c00
1998 #define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
1999 #define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
2001 #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
2003 #define PCI_VENDOR_ID_PERICOM 0x12D8
2004 #define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
2005 #define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
2006 #define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
2007 #define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
2009 /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
2010 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
2011 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
2014 * Master list of serial port init/setup/exit quirks.
2015 * This does not describe the general nature of the port.
2016 * (ie, baud base, number and location of ports, etc)
2018 * This list is ordered alphabetically by vendor then device.
2019 * Specific entries must come before more generic entries.
2021 static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
2023 * ADDI-DATA GmbH communication cards <info@addi-data.com>
2026 .vendor = PCI_VENDOR_ID_AMCC,
2027 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
2028 .subvendor = PCI_ANY_ID,
2029 .subdevice = PCI_ANY_ID,
2030 .setup = addidata_apci7800_setup,
2033 * AFAVLAB cards - these may be called via parport_serial
2034 * It is not clear whether this applies to all products.
2037 .vendor = PCI_VENDOR_ID_AFAVLAB,
2038 .device = PCI_ANY_ID,
2039 .subvendor = PCI_ANY_ID,
2040 .subdevice = PCI_ANY_ID,
2041 .setup = afavlab_setup,
2047 .vendor = PCI_VENDOR_ID_HP,
2048 .device = PCI_DEVICE_ID_HP_DIVA,
2049 .subvendor = PCI_ANY_ID,
2050 .subdevice = PCI_ANY_ID,
2051 .init = pci_hp_diva_init,
2052 .setup = pci_hp_diva_setup,
2058 .vendor = PCI_VENDOR_ID_INTEL,
2059 .device = PCI_DEVICE_ID_INTEL_80960_RP,
2060 .subvendor = 0xe4bf,
2061 .subdevice = PCI_ANY_ID,
2062 .init = pci_inteli960ni_init,
2063 .setup = pci_default_setup,
2066 .vendor = PCI_VENDOR_ID_INTEL,
2067 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
2068 .subvendor = PCI_ANY_ID,
2069 .subdevice = PCI_ANY_ID,
2070 .setup = skip_tx_en_setup,
2073 .vendor = PCI_VENDOR_ID_INTEL,
2074 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
2075 .subvendor = PCI_ANY_ID,
2076 .subdevice = PCI_ANY_ID,
2077 .setup = skip_tx_en_setup,
2080 .vendor = PCI_VENDOR_ID_INTEL,
2081 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
2082 .subvendor = PCI_ANY_ID,
2083 .subdevice = PCI_ANY_ID,
2084 .setup = skip_tx_en_setup,
2087 .vendor = PCI_VENDOR_ID_INTEL,
2088 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
2089 .subvendor = PCI_ANY_ID,
2090 .subdevice = PCI_ANY_ID,
2091 .setup = ce4100_serial_setup,
2094 .vendor = PCI_VENDOR_ID_INTEL,
2095 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
2096 .subvendor = PCI_ANY_ID,
2097 .subdevice = PCI_ANY_ID,
2098 .setup = kt_serial_setup,
2101 .vendor = PCI_VENDOR_ID_INTEL,
2102 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
2103 .subvendor = PCI_ANY_ID,
2104 .subdevice = PCI_ANY_ID,
2105 .setup = byt_serial_setup,
2108 .vendor = PCI_VENDOR_ID_INTEL,
2109 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
2110 .subvendor = PCI_ANY_ID,
2111 .subdevice = PCI_ANY_ID,
2112 .setup = byt_serial_setup,
2115 .vendor = PCI_VENDOR_ID_INTEL,
2116 .device = PCI_DEVICE_ID_INTEL_PNW_UART1,
2117 .subvendor = PCI_ANY_ID,
2118 .subdevice = PCI_ANY_ID,
2119 .setup = pnw_serial_setup,
2122 .vendor = PCI_VENDOR_ID_INTEL,
2123 .device = PCI_DEVICE_ID_INTEL_PNW_UART2,
2124 .subvendor = PCI_ANY_ID,
2125 .subdevice = PCI_ANY_ID,
2126 .setup = pnw_serial_setup,
2129 .vendor = PCI_VENDOR_ID_INTEL,
2130 .device = PCI_DEVICE_ID_INTEL_PNW_UART3,
2131 .subvendor = PCI_ANY_ID,
2132 .subdevice = PCI_ANY_ID,
2133 .setup = pnw_serial_setup,
2136 .vendor = PCI_VENDOR_ID_INTEL,
2137 .device = PCI_DEVICE_ID_INTEL_TNG_UART,
2138 .subvendor = PCI_ANY_ID,
2139 .subdevice = PCI_ANY_ID,
2140 .setup = tng_serial_setup,
2143 .vendor = PCI_VENDOR_ID_INTEL,
2144 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
2145 .subvendor = PCI_ANY_ID,
2146 .subdevice = PCI_ANY_ID,
2147 .setup = byt_serial_setup,
2150 .vendor = PCI_VENDOR_ID_INTEL,
2151 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
2152 .subvendor = PCI_ANY_ID,
2153 .subdevice = PCI_ANY_ID,
2154 .setup = byt_serial_setup,
2160 .vendor = PCI_VENDOR_ID_ITE,
2161 .device = PCI_DEVICE_ID_ITE_8872,
2162 .subvendor = PCI_ANY_ID,
2163 .subdevice = PCI_ANY_ID,
2164 .init = pci_ite887x_init,
2165 .setup = pci_default_setup,
2166 .exit = pci_ite887x_exit,
2169 * National Instruments
2172 .vendor = PCI_VENDOR_ID_NI,
2173 .device = PCI_DEVICE_ID_NI_PCI23216,
2174 .subvendor = PCI_ANY_ID,
2175 .subdevice = PCI_ANY_ID,
2176 .init = pci_ni8420_init,
2177 .setup = pci_default_setup,
2178 .exit = pci_ni8420_exit,
2181 .vendor = PCI_VENDOR_ID_NI,
2182 .device = PCI_DEVICE_ID_NI_PCI2328,
2183 .subvendor = PCI_ANY_ID,
2184 .subdevice = PCI_ANY_ID,
2185 .init = pci_ni8420_init,
2186 .setup = pci_default_setup,
2187 .exit = pci_ni8420_exit,
2190 .vendor = PCI_VENDOR_ID_NI,
2191 .device = PCI_DEVICE_ID_NI_PCI2324,
2192 .subvendor = PCI_ANY_ID,
2193 .subdevice = PCI_ANY_ID,
2194 .init = pci_ni8420_init,
2195 .setup = pci_default_setup,
2196 .exit = pci_ni8420_exit,
2199 .vendor = PCI_VENDOR_ID_NI,
2200 .device = PCI_DEVICE_ID_NI_PCI2322,
2201 .subvendor = PCI_ANY_ID,
2202 .subdevice = PCI_ANY_ID,
2203 .init = pci_ni8420_init,
2204 .setup = pci_default_setup,
2205 .exit = pci_ni8420_exit,
2208 .vendor = PCI_VENDOR_ID_NI,
2209 .device = PCI_DEVICE_ID_NI_PCI2324I,
2210 .subvendor = PCI_ANY_ID,
2211 .subdevice = PCI_ANY_ID,
2212 .init = pci_ni8420_init,
2213 .setup = pci_default_setup,
2214 .exit = pci_ni8420_exit,
2217 .vendor = PCI_VENDOR_ID_NI,
2218 .device = PCI_DEVICE_ID_NI_PCI2322I,
2219 .subvendor = PCI_ANY_ID,
2220 .subdevice = PCI_ANY_ID,
2221 .init = pci_ni8420_init,
2222 .setup = pci_default_setup,
2223 .exit = pci_ni8420_exit,
2226 .vendor = PCI_VENDOR_ID_NI,
2227 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2228 .subvendor = PCI_ANY_ID,
2229 .subdevice = PCI_ANY_ID,
2230 .init = pci_ni8420_init,
2231 .setup = pci_default_setup,
2232 .exit = pci_ni8420_exit,
2235 .vendor = PCI_VENDOR_ID_NI,
2236 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2237 .subvendor = PCI_ANY_ID,
2238 .subdevice = PCI_ANY_ID,
2239 .init = pci_ni8420_init,
2240 .setup = pci_default_setup,
2241 .exit = pci_ni8420_exit,
2244 .vendor = PCI_VENDOR_ID_NI,
2245 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2246 .subvendor = PCI_ANY_ID,
2247 .subdevice = PCI_ANY_ID,
2248 .init = pci_ni8420_init,
2249 .setup = pci_default_setup,
2250 .exit = pci_ni8420_exit,
2253 .vendor = PCI_VENDOR_ID_NI,
2254 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2255 .subvendor = PCI_ANY_ID,
2256 .subdevice = PCI_ANY_ID,
2257 .init = pci_ni8420_init,
2258 .setup = pci_default_setup,
2259 .exit = pci_ni8420_exit,
2262 .vendor = PCI_VENDOR_ID_NI,
2263 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2264 .subvendor = PCI_ANY_ID,
2265 .subdevice = PCI_ANY_ID,
2266 .init = pci_ni8420_init,
2267 .setup = pci_default_setup,
2268 .exit = pci_ni8420_exit,
2271 .vendor = PCI_VENDOR_ID_NI,
2272 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2273 .subvendor = PCI_ANY_ID,
2274 .subdevice = PCI_ANY_ID,
2275 .init = pci_ni8420_init,
2276 .setup = pci_default_setup,
2277 .exit = pci_ni8420_exit,
2280 .vendor = PCI_VENDOR_ID_NI,
2281 .device = PCI_ANY_ID,
2282 .subvendor = PCI_ANY_ID,
2283 .subdevice = PCI_ANY_ID,
2284 .init = pci_ni8430_init,
2285 .setup = pci_ni8430_setup,
2286 .exit = pci_ni8430_exit,
2290 .vendor = PCI_VENDOR_ID_QUATECH,
2291 .device = PCI_ANY_ID,
2292 .subvendor = PCI_ANY_ID,
2293 .subdevice = PCI_ANY_ID,
2294 .init = pci_quatech_init,
2295 .setup = pci_quatech_setup,
2296 .exit = pci_quatech_exit,
2302 .vendor = PCI_VENDOR_ID_PANACOM,
2303 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2304 .subvendor = PCI_ANY_ID,
2305 .subdevice = PCI_ANY_ID,
2306 .init = pci_plx9050_init,
2307 .setup = pci_default_setup,
2308 .exit = pci_plx9050_exit,
2311 .vendor = PCI_VENDOR_ID_PANACOM,
2312 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2313 .subvendor = PCI_ANY_ID,
2314 .subdevice = PCI_ANY_ID,
2315 .init = pci_plx9050_init,
2316 .setup = pci_default_setup,
2317 .exit = pci_plx9050_exit,
2323 .vendor = PCI_VENDOR_ID_PERICOM,
2324 .device = PCI_ANY_ID,
2325 .subvendor = PCI_ANY_ID,
2326 .subdevice = PCI_ANY_ID,
2327 .setup = pci_pericom_setup,
2333 .vendor = PCI_VENDOR_ID_PLX,
2334 .device = PCI_DEVICE_ID_PLX_9050,
2335 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2336 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2337 .init = pci_plx9050_init,
2338 .setup = pci_default_setup,
2339 .exit = pci_plx9050_exit,
2342 .vendor = PCI_VENDOR_ID_PLX,
2343 .device = PCI_DEVICE_ID_PLX_9050,
2344 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2345 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2346 .init = pci_plx9050_init,
2347 .setup = pci_default_setup,
2348 .exit = pci_plx9050_exit,
2351 .vendor = PCI_VENDOR_ID_PLX,
2352 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2353 .subvendor = PCI_VENDOR_ID_PLX,
2354 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2355 .init = pci_plx9050_init,
2356 .setup = pci_default_setup,
2357 .exit = pci_plx9050_exit,
2360 * SBS Technologies, Inc., PMC-OCTALPRO 232
2363 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2364 .device = PCI_DEVICE_ID_OCTPRO,
2365 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2366 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2372 * SBS Technologies, Inc., PMC-OCTALPRO 422
2375 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2376 .device = PCI_DEVICE_ID_OCTPRO,
2377 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2378 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2384 * SBS Technologies, Inc., P-Octal 232
2387 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2388 .device = PCI_DEVICE_ID_OCTPRO,
2389 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2390 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2396 * SBS Technologies, Inc., P-Octal 422
2399 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2400 .device = PCI_DEVICE_ID_OCTPRO,
2401 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2402 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2408 * SIIG cards - these may be called via parport_serial
2411 .vendor = PCI_VENDOR_ID_SIIG,
2412 .device = PCI_ANY_ID,
2413 .subvendor = PCI_ANY_ID,
2414 .subdevice = PCI_ANY_ID,
2415 .init = pci_siig_init,
2416 .setup = pci_siig_setup,
2422 .vendor = PCI_VENDOR_ID_TITAN,
2423 .device = PCI_DEVICE_ID_TITAN_400L,
2424 .subvendor = PCI_ANY_ID,
2425 .subdevice = PCI_ANY_ID,
2426 .setup = titan_400l_800l_setup,
2429 .vendor = PCI_VENDOR_ID_TITAN,
2430 .device = PCI_DEVICE_ID_TITAN_800L,
2431 .subvendor = PCI_ANY_ID,
2432 .subdevice = PCI_ANY_ID,
2433 .setup = titan_400l_800l_setup,
2439 .vendor = PCI_VENDOR_ID_TIMEDIA,
2440 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2441 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2442 .subdevice = PCI_ANY_ID,
2443 .probe = pci_timedia_probe,
2444 .init = pci_timedia_init,
2445 .setup = pci_timedia_setup,
2448 .vendor = PCI_VENDOR_ID_TIMEDIA,
2449 .device = PCI_ANY_ID,
2450 .subvendor = PCI_ANY_ID,
2451 .subdevice = PCI_ANY_ID,
2452 .setup = pci_timedia_setup,
2455 * SUNIX (Timedia) cards
2456 * Do not "probe" for these cards as there is at least one combination
2457 * card that should be handled by parport_pc that doesn't match the
2458 * rule in pci_timedia_probe.
2459 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2460 * There are some boards with part number SER5037AL that report
2461 * subdevice ID 0x0002.
2464 .vendor = PCI_VENDOR_ID_SUNIX,
2465 .device = PCI_DEVICE_ID_SUNIX_1999,
2466 .subvendor = PCI_VENDOR_ID_SUNIX,
2467 .subdevice = PCI_ANY_ID,
2468 .init = pci_timedia_init,
2469 .setup = pci_timedia_setup,
2475 .vendor = PCI_VENDOR_ID_EXAR,
2476 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2477 .subvendor = PCI_ANY_ID,
2478 .subdevice = PCI_ANY_ID,
2479 .setup = pci_xr17c154_setup,
2482 .vendor = PCI_VENDOR_ID_EXAR,
2483 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2484 .subvendor = PCI_ANY_ID,
2485 .subdevice = PCI_ANY_ID,
2486 .setup = pci_xr17c154_setup,
2489 .vendor = PCI_VENDOR_ID_EXAR,
2490 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2491 .subvendor = PCI_ANY_ID,
2492 .subdevice = PCI_ANY_ID,
2493 .setup = pci_xr17c154_setup,
2496 .vendor = PCI_VENDOR_ID_EXAR,
2497 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2498 .subvendor = PCI_ANY_ID,
2499 .subdevice = PCI_ANY_ID,
2500 .setup = pci_xr17v35x_setup,
2503 .vendor = PCI_VENDOR_ID_EXAR,
2504 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2505 .subvendor = PCI_ANY_ID,
2506 .subdevice = PCI_ANY_ID,
2507 .setup = pci_xr17v35x_setup,
2510 .vendor = PCI_VENDOR_ID_EXAR,
2511 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2512 .subvendor = PCI_ANY_ID,
2513 .subdevice = PCI_ANY_ID,
2514 .setup = pci_xr17v35x_setup,
2517 .vendor = PCI_VENDOR_ID_EXAR,
2518 .device = PCI_DEVICE_ID_EXAR_XR17V8358,
2519 .subvendor = PCI_ANY_ID,
2520 .subdevice = PCI_ANY_ID,
2521 .setup = pci_xr17v35x_setup,
2527 .vendor = PCI_VENDOR_ID_XIRCOM,
2528 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2529 .subvendor = PCI_ANY_ID,
2530 .subdevice = PCI_ANY_ID,
2531 .init = pci_xircom_init,
2532 .setup = pci_default_setup,
2535 * Netmos cards - these may be called via parport_serial
2538 .vendor = PCI_VENDOR_ID_NETMOS,
2539 .device = PCI_ANY_ID,
2540 .subvendor = PCI_ANY_ID,
2541 .subdevice = PCI_ANY_ID,
2542 .init = pci_netmos_init,
2543 .setup = pci_netmos_9900_setup,
2546 * EndRun Technologies
2549 .vendor = PCI_VENDOR_ID_ENDRUN,
2550 .device = PCI_ANY_ID,
2551 .subvendor = PCI_ANY_ID,
2552 .subdevice = PCI_ANY_ID,
2553 .init = pci_endrun_init,
2554 .setup = pci_default_setup,
2557 * For Oxford Semiconductor Tornado based devices
2560 .vendor = PCI_VENDOR_ID_OXSEMI,
2561 .device = PCI_ANY_ID,
2562 .subvendor = PCI_ANY_ID,
2563 .subdevice = PCI_ANY_ID,
2564 .init = pci_oxsemi_tornado_init,
2565 .setup = pci_default_setup,
2568 .vendor = PCI_VENDOR_ID_MAINPINE,
2569 .device = PCI_ANY_ID,
2570 .subvendor = PCI_ANY_ID,
2571 .subdevice = PCI_ANY_ID,
2572 .init = pci_oxsemi_tornado_init,
2573 .setup = pci_default_setup,
2576 .vendor = PCI_VENDOR_ID_DIGI,
2577 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2578 .subvendor = PCI_SUBVENDOR_ID_IBM,
2579 .subdevice = PCI_ANY_ID,
2580 .init = pci_oxsemi_tornado_init,
2581 .setup = pci_default_setup,
2584 .vendor = PCI_VENDOR_ID_INTEL,
2586 .subvendor = PCI_ANY_ID,
2587 .subdevice = PCI_ANY_ID,
2588 .init = pci_eg20t_init,
2589 .setup = pci_default_setup,
2592 .vendor = PCI_VENDOR_ID_INTEL,
2594 .subvendor = PCI_ANY_ID,
2595 .subdevice = PCI_ANY_ID,
2596 .init = pci_eg20t_init,
2597 .setup = pci_default_setup,
2600 .vendor = PCI_VENDOR_ID_INTEL,
2602 .subvendor = PCI_ANY_ID,
2603 .subdevice = PCI_ANY_ID,
2604 .init = pci_eg20t_init,
2605 .setup = pci_default_setup,
2608 .vendor = PCI_VENDOR_ID_INTEL,
2610 .subvendor = PCI_ANY_ID,
2611 .subdevice = PCI_ANY_ID,
2612 .init = pci_eg20t_init,
2613 .setup = pci_default_setup,
2618 .subvendor = PCI_ANY_ID,
2619 .subdevice = PCI_ANY_ID,
2620 .init = pci_eg20t_init,
2621 .setup = pci_default_setup,
2626 .subvendor = PCI_ANY_ID,
2627 .subdevice = PCI_ANY_ID,
2628 .init = pci_eg20t_init,
2629 .setup = pci_default_setup,
2634 .subvendor = PCI_ANY_ID,
2635 .subdevice = PCI_ANY_ID,
2636 .init = pci_eg20t_init,
2637 .setup = pci_default_setup,
2642 .subvendor = PCI_ANY_ID,
2643 .subdevice = PCI_ANY_ID,
2644 .init = pci_eg20t_init,
2645 .setup = pci_default_setup,
2650 .subvendor = PCI_ANY_ID,
2651 .subdevice = PCI_ANY_ID,
2652 .init = pci_eg20t_init,
2653 .setup = pci_default_setup,
2656 * Cronyx Omega PCI (PLX-chip based)
2659 .vendor = PCI_VENDOR_ID_PLX,
2660 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2661 .subvendor = PCI_ANY_ID,
2662 .subdevice = PCI_ANY_ID,
2663 .setup = pci_omegapci_setup,
2665 /* WCH CH353 1S1P card (16550 clone) */
2667 .vendor = PCI_VENDOR_ID_WCH,
2668 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2669 .subvendor = PCI_ANY_ID,
2670 .subdevice = PCI_ANY_ID,
2671 .setup = pci_wch_ch353_setup,
2673 /* WCH CH353 2S1P card (16550 clone) */
2675 .vendor = PCI_VENDOR_ID_WCH,
2676 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2677 .subvendor = PCI_ANY_ID,
2678 .subdevice = PCI_ANY_ID,
2679 .setup = pci_wch_ch353_setup,
2681 /* WCH CH353 4S card (16550 clone) */
2683 .vendor = PCI_VENDOR_ID_WCH,
2684 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2685 .subvendor = PCI_ANY_ID,
2686 .subdevice = PCI_ANY_ID,
2687 .setup = pci_wch_ch353_setup,
2689 /* WCH CH353 2S1PF card (16550 clone) */
2691 .vendor = PCI_VENDOR_ID_WCH,
2692 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2693 .subvendor = PCI_ANY_ID,
2694 .subdevice = PCI_ANY_ID,
2695 .setup = pci_wch_ch353_setup,
2697 /* WCH CH352 2S card (16550 clone) */
2699 .vendor = PCI_VENDOR_ID_WCH,
2700 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2701 .subvendor = PCI_ANY_ID,
2702 .subdevice = PCI_ANY_ID,
2703 .setup = pci_wch_ch353_setup,
2705 /* WCH CH382 2S1P card (16850 clone) */
2707 .vendor = PCIE_VENDOR_ID_WCH,
2708 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2709 .subvendor = PCI_ANY_ID,
2710 .subdevice = PCI_ANY_ID,
2711 .setup = pci_wch_ch38x_setup,
2713 /* WCH CH384 4S card (16850 clone) */
2715 .vendor = PCIE_VENDOR_ID_WCH,
2716 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2717 .subvendor = PCI_ANY_ID,
2718 .subdevice = PCI_ANY_ID,
2719 .setup = pci_wch_ch38x_setup,
2722 * ASIX devices with FIFO bug
2725 .vendor = PCI_VENDOR_ID_ASIX,
2726 .device = PCI_ANY_ID,
2727 .subvendor = PCI_ANY_ID,
2728 .subdevice = PCI_ANY_ID,
2729 .setup = pci_asix_setup,
2732 * Commtech, Inc. Fastcom adapters
2736 .vendor = PCI_VENDOR_ID_COMMTECH,
2737 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2738 .subvendor = PCI_ANY_ID,
2739 .subdevice = PCI_ANY_ID,
2740 .setup = pci_fastcom335_setup,
2743 .vendor = PCI_VENDOR_ID_COMMTECH,
2744 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2745 .subvendor = PCI_ANY_ID,
2746 .subdevice = PCI_ANY_ID,
2747 .setup = pci_fastcom335_setup,
2750 .vendor = PCI_VENDOR_ID_COMMTECH,
2751 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2752 .subvendor = PCI_ANY_ID,
2753 .subdevice = PCI_ANY_ID,
2754 .setup = pci_fastcom335_setup,
2757 .vendor = PCI_VENDOR_ID_COMMTECH,
2758 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2759 .subvendor = PCI_ANY_ID,
2760 .subdevice = PCI_ANY_ID,
2761 .setup = pci_fastcom335_setup,
2764 .vendor = PCI_VENDOR_ID_COMMTECH,
2765 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2766 .subvendor = PCI_ANY_ID,
2767 .subdevice = PCI_ANY_ID,
2768 .setup = pci_xr17v35x_setup,
2771 .vendor = PCI_VENDOR_ID_COMMTECH,
2772 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2773 .subvendor = PCI_ANY_ID,
2774 .subdevice = PCI_ANY_ID,
2775 .setup = pci_xr17v35x_setup,
2778 .vendor = PCI_VENDOR_ID_COMMTECH,
2779 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2780 .subvendor = PCI_ANY_ID,
2781 .subdevice = PCI_ANY_ID,
2782 .setup = pci_xr17v35x_setup,
2785 * Broadcom TruManage (NetXtreme)
2788 .vendor = PCI_VENDOR_ID_BROADCOM,
2789 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2790 .subvendor = PCI_ANY_ID,
2791 .subdevice = PCI_ANY_ID,
2792 .setup = pci_brcm_trumanage_setup,
2797 .subvendor = PCI_ANY_ID,
2798 .subdevice = PCI_ANY_ID,
2799 .setup = pci_fintek_setup,
2800 .init = pci_fintek_init,
2805 .subvendor = PCI_ANY_ID,
2806 .subdevice = PCI_ANY_ID,
2807 .setup = pci_fintek_setup,
2808 .init = pci_fintek_init,
2813 .subvendor = PCI_ANY_ID,
2814 .subdevice = PCI_ANY_ID,
2815 .setup = pci_fintek_setup,
2816 .init = pci_fintek_init,
2820 * Default "match everything" terminator entry
2823 .vendor = PCI_ANY_ID,
2824 .device = PCI_ANY_ID,
2825 .subvendor = PCI_ANY_ID,
2826 .subdevice = PCI_ANY_ID,
2827 .setup = pci_default_setup,
2831 static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2833 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2836 static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2838 struct pci_serial_quirk *quirk;
2840 for (quirk = pci_serial_quirks; ; quirk++)
2841 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2842 quirk_id_matches(quirk->device, dev->device) &&
2843 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2844 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
2849 static inline int get_pci_irq(struct pci_dev *dev,
2850 const struct pciserial_board *board)
2852 if (board->flags & FL_NOIRQ)
2859 * This is the configuration table for all of the PCI serial boards
2860 * which we support. It is directly indexed by the pci_board_num_t enum
2861 * value, which is encoded in the pci_device_id PCI probe table's
2862 * driver_data member.
2864 * The makeup of these names are:
2865 * pbn_bn{_bt}_n_baud{_offsetinhex}
2867 * bn = PCI BAR number
2868 * bt = Index using PCI BARs
2869 * n = number of serial ports
2871 * offsetinhex = offset for each sequential port (in hex)
2873 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
2875 * Please note: in theory if n = 1, _bt infix should make no difference.
2876 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2878 enum pci_board_num_t {
2895 pbn_b0_2_1152000_200,
2896 pbn_b0_4_1152000_200,
2897 pbn_b0_8_1152000_200,
2902 pbn_b0_2_1843200_200,
2903 pbn_b0_4_1843200_200,
2904 pbn_b0_8_1843200_200,
2978 * Board-specific versions.
2984 pbn_endrun_2_4000000,
2986 pbn_oxsemi_1_4000000,
2987 pbn_oxsemi_2_4000000,
2988 pbn_oxsemi_4_4000000,
2989 pbn_oxsemi_8_4000000,
3003 pbn_exar_ibm_saturn,
3009 pbn_ADDIDATA_PCIe_1_3906250,
3010 pbn_ADDIDATA_PCIe_2_3906250,
3011 pbn_ADDIDATA_PCIe_4_3906250,
3012 pbn_ADDIDATA_PCIe_8_3906250,
3013 pbn_ce4100_1_115200,
3019 pbn_NETMOS9900_2s_115200,
3025 pbn_pericom_PI7C9X7951,
3026 pbn_pericom_PI7C9X7952,
3027 pbn_pericom_PI7C9X7954,
3028 pbn_pericom_PI7C9X7958,
3032 * uart_offset - the space between channels
3033 * reg_shift - describes how the UART registers are mapped
3034 * to PCI memory by the card.
3035 * For example IER register on SBS, Inc. PMC-OctPro is located at
3036 * offset 0x10 from the UART base, while UART_IER is defined as 1
3037 * in include/linux/serial_reg.h,
3038 * see first lines of serial_in() and serial_out() in 8250.c
3041 static struct pciserial_board pci_boards[] = {
3045 .base_baud = 115200,
3048 [pbn_b0_1_115200] = {
3051 .base_baud = 115200,
3054 [pbn_b0_2_115200] = {
3057 .base_baud = 115200,
3060 [pbn_b0_4_115200] = {
3063 .base_baud = 115200,
3066 [pbn_b0_5_115200] = {
3069 .base_baud = 115200,
3072 [pbn_b0_8_115200] = {
3075 .base_baud = 115200,
3078 [pbn_b0_1_921600] = {
3081 .base_baud = 921600,
3084 [pbn_b0_2_921600] = {
3087 .base_baud = 921600,
3090 [pbn_b0_4_921600] = {
3093 .base_baud = 921600,
3097 [pbn_b0_2_1130000] = {
3100 .base_baud = 1130000,
3104 [pbn_b0_4_1152000] = {
3107 .base_baud = 1152000,
3111 [pbn_b0_2_1152000_200] = {
3114 .base_baud = 1152000,
3115 .uart_offset = 0x200,
3118 [pbn_b0_4_1152000_200] = {
3121 .base_baud = 1152000,
3122 .uart_offset = 0x200,
3125 [pbn_b0_8_1152000_200] = {
3128 .base_baud = 1152000,
3129 .uart_offset = 0x200,
3132 [pbn_b0_2_1843200] = {
3135 .base_baud = 1843200,
3138 [pbn_b0_4_1843200] = {
3141 .base_baud = 1843200,
3145 [pbn_b0_2_1843200_200] = {
3148 .base_baud = 1843200,
3149 .uart_offset = 0x200,
3151 [pbn_b0_4_1843200_200] = {
3154 .base_baud = 1843200,
3155 .uart_offset = 0x200,
3157 [pbn_b0_8_1843200_200] = {
3160 .base_baud = 1843200,
3161 .uart_offset = 0x200,
3163 [pbn_b0_1_4000000] = {
3166 .base_baud = 4000000,
3170 [pbn_b0_bt_1_115200] = {
3171 .flags = FL_BASE0|FL_BASE_BARS,
3173 .base_baud = 115200,
3176 [pbn_b0_bt_2_115200] = {
3177 .flags = FL_BASE0|FL_BASE_BARS,
3179 .base_baud = 115200,
3182 [pbn_b0_bt_4_115200] = {
3183 .flags = FL_BASE0|FL_BASE_BARS,
3185 .base_baud = 115200,
3188 [pbn_b0_bt_8_115200] = {
3189 .flags = FL_BASE0|FL_BASE_BARS,
3191 .base_baud = 115200,
3195 [pbn_b0_bt_1_460800] = {
3196 .flags = FL_BASE0|FL_BASE_BARS,
3198 .base_baud = 460800,
3201 [pbn_b0_bt_2_460800] = {
3202 .flags = FL_BASE0|FL_BASE_BARS,
3204 .base_baud = 460800,
3207 [pbn_b0_bt_4_460800] = {
3208 .flags = FL_BASE0|FL_BASE_BARS,
3210 .base_baud = 460800,
3214 [pbn_b0_bt_1_921600] = {
3215 .flags = FL_BASE0|FL_BASE_BARS,
3217 .base_baud = 921600,
3220 [pbn_b0_bt_2_921600] = {
3221 .flags = FL_BASE0|FL_BASE_BARS,
3223 .base_baud = 921600,
3226 [pbn_b0_bt_4_921600] = {
3227 .flags = FL_BASE0|FL_BASE_BARS,
3229 .base_baud = 921600,
3232 [pbn_b0_bt_8_921600] = {
3233 .flags = FL_BASE0|FL_BASE_BARS,
3235 .base_baud = 921600,
3239 [pbn_b1_1_115200] = {
3242 .base_baud = 115200,
3245 [pbn_b1_2_115200] = {
3248 .base_baud = 115200,
3251 [pbn_b1_4_115200] = {
3254 .base_baud = 115200,
3257 [pbn_b1_8_115200] = {
3260 .base_baud = 115200,
3263 [pbn_b1_16_115200] = {
3266 .base_baud = 115200,
3270 [pbn_b1_1_921600] = {
3273 .base_baud = 921600,
3276 [pbn_b1_2_921600] = {
3279 .base_baud = 921600,
3282 [pbn_b1_4_921600] = {
3285 .base_baud = 921600,
3288 [pbn_b1_8_921600] = {
3291 .base_baud = 921600,
3294 [pbn_b1_2_1250000] = {
3297 .base_baud = 1250000,
3301 [pbn_b1_bt_1_115200] = {
3302 .flags = FL_BASE1|FL_BASE_BARS,
3304 .base_baud = 115200,
3307 [pbn_b1_bt_2_115200] = {
3308 .flags = FL_BASE1|FL_BASE_BARS,
3310 .base_baud = 115200,
3313 [pbn_b1_bt_4_115200] = {
3314 .flags = FL_BASE1|FL_BASE_BARS,
3316 .base_baud = 115200,
3320 [pbn_b1_bt_2_921600] = {
3321 .flags = FL_BASE1|FL_BASE_BARS,
3323 .base_baud = 921600,
3327 [pbn_b1_1_1382400] = {
3330 .base_baud = 1382400,
3333 [pbn_b1_2_1382400] = {
3336 .base_baud = 1382400,
3339 [pbn_b1_4_1382400] = {
3342 .base_baud = 1382400,
3345 [pbn_b1_8_1382400] = {
3348 .base_baud = 1382400,
3352 [pbn_b2_1_115200] = {
3355 .base_baud = 115200,
3358 [pbn_b2_2_115200] = {
3361 .base_baud = 115200,
3364 [pbn_b2_4_115200] = {
3367 .base_baud = 115200,
3370 [pbn_b2_8_115200] = {
3373 .base_baud = 115200,
3377 [pbn_b2_1_460800] = {
3380 .base_baud = 460800,
3383 [pbn_b2_4_460800] = {
3386 .base_baud = 460800,
3389 [pbn_b2_8_460800] = {
3392 .base_baud = 460800,
3395 [pbn_b2_16_460800] = {
3398 .base_baud = 460800,
3402 [pbn_b2_1_921600] = {
3405 .base_baud = 921600,
3408 [pbn_b2_4_921600] = {
3411 .base_baud = 921600,
3414 [pbn_b2_8_921600] = {
3417 .base_baud = 921600,
3421 [pbn_b2_8_1152000] = {
3424 .base_baud = 1152000,
3428 [pbn_b2_bt_1_115200] = {
3429 .flags = FL_BASE2|FL_BASE_BARS,
3431 .base_baud = 115200,
3434 [pbn_b2_bt_2_115200] = {
3435 .flags = FL_BASE2|FL_BASE_BARS,
3437 .base_baud = 115200,
3440 [pbn_b2_bt_4_115200] = {
3441 .flags = FL_BASE2|FL_BASE_BARS,
3443 .base_baud = 115200,
3447 [pbn_b2_bt_2_921600] = {
3448 .flags = FL_BASE2|FL_BASE_BARS,
3450 .base_baud = 921600,
3453 [pbn_b2_bt_4_921600] = {
3454 .flags = FL_BASE2|FL_BASE_BARS,
3456 .base_baud = 921600,
3460 [pbn_b3_2_115200] = {
3463 .base_baud = 115200,
3466 [pbn_b3_4_115200] = {
3469 .base_baud = 115200,
3472 [pbn_b3_8_115200] = {
3475 .base_baud = 115200,
3479 [pbn_b4_bt_2_921600] = {
3482 .base_baud = 921600,
3485 [pbn_b4_bt_4_921600] = {
3488 .base_baud = 921600,
3491 [pbn_b4_bt_8_921600] = {
3494 .base_baud = 921600,
3499 * Entries following this are board-specific.
3508 .base_baud = 921600,
3509 .uart_offset = 0x400,
3513 .flags = FL_BASE2|FL_BASE_BARS,
3515 .base_baud = 921600,
3516 .uart_offset = 0x400,
3520 .flags = FL_BASE2|FL_BASE_BARS,
3522 .base_baud = 921600,
3523 .uart_offset = 0x400,
3527 /* I think this entry is broken - the first_offset looks wrong --rmk */
3528 [pbn_plx_romulus] = {
3531 .base_baud = 921600,
3532 .uart_offset = 8 << 2,
3534 .first_offset = 0x03,
3538 * EndRun Technologies
3539 * Uses the size of PCI Base region 0 to
3540 * signal now many ports are available
3541 * 2 port 952 Uart support
3543 [pbn_endrun_2_4000000] = {
3546 .base_baud = 4000000,
3547 .uart_offset = 0x200,
3548 .first_offset = 0x1000,
3552 * This board uses the size of PCI Base region 0 to
3553 * signal now many ports are available
3556 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3558 .base_baud = 115200,
3561 [pbn_oxsemi_1_4000000] = {
3564 .base_baud = 4000000,
3565 .uart_offset = 0x200,
3566 .first_offset = 0x1000,
3568 [pbn_oxsemi_2_4000000] = {
3571 .base_baud = 4000000,
3572 .uart_offset = 0x200,
3573 .first_offset = 0x1000,
3575 [pbn_oxsemi_4_4000000] = {
3578 .base_baud = 4000000,
3579 .uart_offset = 0x200,
3580 .first_offset = 0x1000,
3582 [pbn_oxsemi_8_4000000] = {
3585 .base_baud = 4000000,
3586 .uart_offset = 0x200,
3587 .first_offset = 0x1000,
3592 * EKF addition for i960 Boards form EKF with serial port.
3595 [pbn_intel_i960] = {
3598 .base_baud = 921600,
3599 .uart_offset = 8 << 2,
3601 .first_offset = 0x10000,
3604 .flags = FL_BASE0|FL_NOIRQ,
3606 .base_baud = 458333,
3609 .first_offset = 0x20178,
3613 * Computone - uses IOMEM.
3615 [pbn_computone_4] = {
3618 .base_baud = 921600,
3619 .uart_offset = 0x40,
3621 .first_offset = 0x200,
3623 [pbn_computone_6] = {
3626 .base_baud = 921600,
3627 .uart_offset = 0x40,
3629 .first_offset = 0x200,
3631 [pbn_computone_8] = {
3634 .base_baud = 921600,
3635 .uart_offset = 0x40,
3637 .first_offset = 0x200,
3642 .base_baud = 460800,
3647 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3648 * Only basic 16550A support.
3649 * XR17C15[24] are not tested, but they should work.
3651 [pbn_exar_XR17C152] = {
3654 .base_baud = 921600,
3655 .uart_offset = 0x200,
3657 [pbn_exar_XR17C154] = {
3660 .base_baud = 921600,
3661 .uart_offset = 0x200,
3663 [pbn_exar_XR17C158] = {
3666 .base_baud = 921600,
3667 .uart_offset = 0x200,
3669 [pbn_exar_XR17V352] = {
3672 .base_baud = 7812500,
3673 .uart_offset = 0x400,
3677 [pbn_exar_XR17V354] = {
3680 .base_baud = 7812500,
3681 .uart_offset = 0x400,
3685 [pbn_exar_XR17V358] = {
3688 .base_baud = 7812500,
3689 .uart_offset = 0x400,
3693 [pbn_exar_XR17V8358] = {
3696 .base_baud = 7812500,
3697 .uart_offset = 0x400,
3701 [pbn_exar_ibm_saturn] = {
3704 .base_baud = 921600,
3705 .uart_offset = 0x200,
3709 * PA Semi PWRficient PA6T-1682M on-chip UART
3711 [pbn_pasemi_1682M] = {
3714 .base_baud = 8333333,
3717 * National Instruments 843x
3722 .base_baud = 3686400,
3723 .uart_offset = 0x10,
3724 .first_offset = 0x800,
3729 .base_baud = 3686400,
3730 .uart_offset = 0x10,
3731 .first_offset = 0x800,
3736 .base_baud = 3686400,
3737 .uart_offset = 0x10,
3738 .first_offset = 0x800,
3743 .base_baud = 3686400,
3744 .uart_offset = 0x10,
3745 .first_offset = 0x800,
3748 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3750 [pbn_ADDIDATA_PCIe_1_3906250] = {
3753 .base_baud = 3906250,
3754 .uart_offset = 0x200,
3755 .first_offset = 0x1000,
3757 [pbn_ADDIDATA_PCIe_2_3906250] = {
3760 .base_baud = 3906250,
3761 .uart_offset = 0x200,
3762 .first_offset = 0x1000,
3764 [pbn_ADDIDATA_PCIe_4_3906250] = {
3767 .base_baud = 3906250,
3768 .uart_offset = 0x200,
3769 .first_offset = 0x1000,
3771 [pbn_ADDIDATA_PCIe_8_3906250] = {
3774 .base_baud = 3906250,
3775 .uart_offset = 0x200,
3776 .first_offset = 0x1000,
3778 [pbn_ce4100_1_115200] = {
3779 .flags = FL_BASE_BARS,
3781 .base_baud = 921600,
3785 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3786 * but is overridden by byt_set_termios.
3791 .base_baud = 2764800,
3792 .uart_offset = 0x80,
3798 .base_baud = 115200,
3803 .base_baud = 1843200,
3808 .base_baud = 2764800,
3814 .base_baud = 115200,
3815 .uart_offset = 0x200,
3817 [pbn_NETMOS9900_2s_115200] = {
3820 .base_baud = 115200,
3822 [pbn_brcm_trumanage] = {
3826 .base_baud = 115200,
3831 .base_baud = 115200,
3832 .first_offset = 0x40,
3837 .base_baud = 115200,
3838 .first_offset = 0x40,
3843 .base_baud = 115200,
3844 .first_offset = 0x40,
3849 .base_baud = 115200,
3851 .first_offset = 0xC0,
3854 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3856 [pbn_pericom_PI7C9X7951] = {
3859 .base_baud = 921600,
3862 [pbn_pericom_PI7C9X7952] = {
3865 .base_baud = 921600,
3868 [pbn_pericom_PI7C9X7954] = {
3871 .base_baud = 921600,
3874 [pbn_pericom_PI7C9X7958] = {
3877 .base_baud = 921600,
3882 static const struct pci_device_id blacklist[] = {
3884 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
3885 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3886 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
3888 /* multi-io cards handled by parport_serial */
3889 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
3890 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
3891 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
3892 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
3896 * Given a complete unknown PCI device, try to use some heuristics to
3897 * guess what the configuration might be, based on the pitiful PCI
3898 * serial specs. Returns 0 on success, 1 on failure.
3901 serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
3903 const struct pci_device_id *bldev;
3904 int num_iomem, num_port, first_port = -1, i;
3907 * If it is not a communications device or the programming
3908 * interface is greater than 6, give up.
3910 * (Should we try to make guesses for multiport serial devices
3913 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3914 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3915 (dev->class & 0xff) > 6)
3919 * Do not access blacklisted devices that are known not to
3920 * feature serial ports or are handled by other modules.
3922 for (bldev = blacklist;
3923 bldev < blacklist + ARRAY_SIZE(blacklist);
3925 if (dev->vendor == bldev->vendor &&
3926 dev->device == bldev->device)
3930 num_iomem = num_port = 0;
3931 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3932 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3934 if (first_port == -1)
3937 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3942 * If there is 1 or 0 iomem regions, and exactly one port,
3943 * use it. We guess the number of ports based on the IO
3946 if (num_iomem <= 1 && num_port == 1) {
3947 board->flags = first_port;
3948 board->num_ports = pci_resource_len(dev, first_port) / 8;
3953 * Now guess if we've got a board which indexes by BARs.
3954 * Each IO BAR should be 8 bytes, and they should follow
3959 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3960 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3961 pci_resource_len(dev, i) == 8 &&
3962 (first_port == -1 || (first_port + num_port) == i)) {
3964 if (first_port == -1)
3970 board->flags = first_port | FL_BASE_BARS;
3971 board->num_ports = num_port;
3979 serial_pci_matches(const struct pciserial_board *board,
3980 const struct pciserial_board *guessed)
3983 board->num_ports == guessed->num_ports &&
3984 board->base_baud == guessed->base_baud &&
3985 board->uart_offset == guessed->uart_offset &&
3986 board->reg_shift == guessed->reg_shift &&
3987 board->first_offset == guessed->first_offset;
3990 struct serial_private *
3991 pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
3993 struct uart_8250_port uart;
3994 struct serial_private *priv;
3995 struct pci_serial_quirk *quirk;
3996 int rc, nr_ports, i;
3998 nr_ports = board->num_ports;
4001 * Find an init and setup quirks.
4003 quirk = find_quirk(dev);
4006 * Run the new-style initialization function.
4007 * The initialization function returns:
4009 * 0 - use board->num_ports
4010 * >0 - number of ports
4013 rc = quirk->init(dev);
4022 priv = kzalloc(sizeof(struct serial_private) +
4023 sizeof(unsigned int) * nr_ports,
4026 priv = ERR_PTR(-ENOMEM);
4031 priv->quirk = quirk;
4033 memset(&uart, 0, sizeof(uart));
4034 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
4035 uart.port.uartclk = board->base_baud * 16;
4036 uart.port.irq = get_pci_irq(dev, board);
4037 uart.port.dev = &dev->dev;
4039 for (i = 0; i < nr_ports; i++) {
4040 if (quirk->setup(priv, board, &uart, i))
4043 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
4044 uart.port.iobase, uart.port.irq, uart.port.iotype);
4046 priv->line[i] = serial8250_register_8250_port(&uart);
4047 if (priv->line[i] < 0) {
4049 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
4050 uart.port.iobase, uart.port.irq,
4051 uart.port.iotype, priv->line[i]);
4064 EXPORT_SYMBOL_GPL(pciserial_init_ports);
4066 void pciserial_remove_ports(struct serial_private *priv)
4068 struct pci_serial_quirk *quirk;
4071 for (i = 0; i < priv->nr; i++)
4072 serial8250_unregister_port(priv->line[i]);
4074 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
4075 if (priv->remapped_bar[i])
4076 iounmap(priv->remapped_bar[i]);
4077 priv->remapped_bar[i] = NULL;
4081 * Find the exit quirks.
4083 quirk = find_quirk(priv->dev);
4085 quirk->exit(priv->dev);
4089 EXPORT_SYMBOL_GPL(pciserial_remove_ports);
4091 void pciserial_suspend_ports(struct serial_private *priv)
4095 for (i = 0; i < priv->nr; i++)
4096 if (priv->line[i] >= 0)
4097 serial8250_suspend_port(priv->line[i]);
4100 * Ensure that every init quirk is properly torn down
4102 if (priv->quirk->exit)
4103 priv->quirk->exit(priv->dev);
4105 EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
4107 void pciserial_resume_ports(struct serial_private *priv)
4112 * Ensure that the board is correctly configured.
4114 if (priv->quirk->init)
4115 priv->quirk->init(priv->dev);
4117 for (i = 0; i < priv->nr; i++)
4118 if (priv->line[i] >= 0)
4119 serial8250_resume_port(priv->line[i]);
4121 EXPORT_SYMBOL_GPL(pciserial_resume_ports);
4124 * Probe one serial board. Unfortunately, there is no rhyme nor reason
4125 * to the arrangement of serial ports on a PCI card.
4128 pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
4130 struct pci_serial_quirk *quirk;
4131 struct serial_private *priv;
4132 const struct pciserial_board *board;
4133 struct pciserial_board tmp;
4136 quirk = find_quirk(dev);
4138 rc = quirk->probe(dev);
4143 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
4144 dev_err(&dev->dev, "invalid driver_data: %ld\n",
4149 board = &pci_boards[ent->driver_data];
4151 rc = pci_enable_device(dev);
4152 pci_save_state(dev);
4156 if (ent->driver_data == pbn_default) {
4158 * Use a copy of the pci_board entry for this;
4159 * avoid changing entries in the table.
4161 memcpy(&tmp, board, sizeof(struct pciserial_board));
4165 * We matched one of our class entries. Try to
4166 * determine the parameters of this board.
4168 rc = serial_pci_guess_board(dev, &tmp);
4173 * We matched an explicit entry. If we are able to
4174 * detect this boards settings with our heuristic,
4175 * then we no longer need this entry.
4177 memcpy(&tmp, &pci_boards[pbn_default],
4178 sizeof(struct pciserial_board));
4179 rc = serial_pci_guess_board(dev, &tmp);
4180 if (rc == 0 && serial_pci_matches(board, &tmp))
4181 moan_device("Redundant entry in serial pci_table.",
4185 priv = pciserial_init_ports(dev, board);
4186 if (!IS_ERR(priv)) {
4187 pci_set_drvdata(dev, priv);
4194 pci_disable_device(dev);
4198 static void pciserial_remove_one(struct pci_dev *dev)
4200 struct serial_private *priv = pci_get_drvdata(dev);
4202 pciserial_remove_ports(priv);
4204 pci_disable_device(dev);
4207 #ifdef CONFIG_PM_SLEEP
4208 static int pciserial_suspend_one(struct device *dev)
4210 struct pci_dev *pdev = to_pci_dev(dev);
4211 struct serial_private *priv = pci_get_drvdata(pdev);
4214 pciserial_suspend_ports(priv);
4219 static int pciserial_resume_one(struct device *dev)
4221 struct pci_dev *pdev = to_pci_dev(dev);
4222 struct serial_private *priv = pci_get_drvdata(pdev);
4227 * The device may have been disabled. Re-enable it.
4229 err = pci_enable_device(pdev);
4230 /* FIXME: We cannot simply error out here */
4232 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
4233 pciserial_resume_ports(priv);
4239 static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
4240 pciserial_resume_one);
4242 static struct pci_device_id serial_pci_tbl[] = {
4243 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4244 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4245 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4247 /* Advantech also use 0x3618 and 0xf618 */
4248 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4249 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4251 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4252 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4254 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4255 PCI_SUBVENDOR_ID_CONNECT_TECH,
4256 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4258 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4259 PCI_SUBVENDOR_ID_CONNECT_TECH,
4260 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4262 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4263 PCI_SUBVENDOR_ID_CONNECT_TECH,
4264 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4266 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4267 PCI_SUBVENDOR_ID_CONNECT_TECH,
4268 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4270 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4271 PCI_SUBVENDOR_ID_CONNECT_TECH,
4272 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4274 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4275 PCI_SUBVENDOR_ID_CONNECT_TECH,
4276 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4278 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4279 PCI_SUBVENDOR_ID_CONNECT_TECH,
4280 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4282 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4283 PCI_SUBVENDOR_ID_CONNECT_TECH,
4284 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4286 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4287 PCI_SUBVENDOR_ID_CONNECT_TECH,
4288 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4290 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4291 PCI_SUBVENDOR_ID_CONNECT_TECH,
4292 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4294 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4295 PCI_SUBVENDOR_ID_CONNECT_TECH,
4296 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4298 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4299 PCI_SUBVENDOR_ID_CONNECT_TECH,
4300 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4302 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4303 PCI_SUBVENDOR_ID_CONNECT_TECH,
4304 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4306 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4307 PCI_SUBVENDOR_ID_CONNECT_TECH,
4308 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4310 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4311 PCI_SUBVENDOR_ID_CONNECT_TECH,
4312 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4314 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4315 PCI_SUBVENDOR_ID_CONNECT_TECH,
4316 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4318 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4319 PCI_SUBVENDOR_ID_CONNECT_TECH,
4320 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4322 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4323 PCI_VENDOR_ID_AFAVLAB,
4324 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4326 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4327 PCI_SUBVENDOR_ID_CONNECT_TECH,
4328 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4329 pbn_b0_2_1843200_200 },
4330 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4331 PCI_SUBVENDOR_ID_CONNECT_TECH,
4332 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4333 pbn_b0_4_1843200_200 },
4334 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4335 PCI_SUBVENDOR_ID_CONNECT_TECH,
4336 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4337 pbn_b0_8_1843200_200 },
4338 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4339 PCI_SUBVENDOR_ID_CONNECT_TECH,
4340 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4341 pbn_b0_2_1843200_200 },
4342 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4343 PCI_SUBVENDOR_ID_CONNECT_TECH,
4344 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4345 pbn_b0_4_1843200_200 },
4346 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4347 PCI_SUBVENDOR_ID_CONNECT_TECH,
4348 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4349 pbn_b0_8_1843200_200 },
4350 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4351 PCI_SUBVENDOR_ID_CONNECT_TECH,
4352 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4353 pbn_b0_2_1843200_200 },
4354 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4355 PCI_SUBVENDOR_ID_CONNECT_TECH,
4356 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4357 pbn_b0_4_1843200_200 },
4358 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4359 PCI_SUBVENDOR_ID_CONNECT_TECH,
4360 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4361 pbn_b0_8_1843200_200 },
4362 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4363 PCI_SUBVENDOR_ID_CONNECT_TECH,
4364 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4365 pbn_b0_2_1843200_200 },
4366 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4367 PCI_SUBVENDOR_ID_CONNECT_TECH,
4368 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4369 pbn_b0_4_1843200_200 },
4370 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4371 PCI_SUBVENDOR_ID_CONNECT_TECH,
4372 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4373 pbn_b0_8_1843200_200 },
4374 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4375 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4376 0, 0, pbn_exar_ibm_saturn },
4378 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
4379 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4380 pbn_b2_bt_1_115200 },
4381 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
4382 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4383 pbn_b2_bt_2_115200 },
4384 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
4385 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4386 pbn_b2_bt_4_115200 },
4387 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
4388 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4389 pbn_b2_bt_2_115200 },
4390 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
4391 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4392 pbn_b2_bt_4_115200 },
4393 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
4394 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4396 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4397 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4399 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4403 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4404 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4405 pbn_b2_bt_2_115200 },
4406 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4407 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4408 pbn_b2_bt_2_921600 },
4410 * VScom SPCOM800, from sl@s.pl
4412 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4413 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4415 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
4416 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4418 /* Unknown card - subdevice 0x1584 */
4419 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4421 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
4423 /* Unknown card - subdevice 0x1588 */
4424 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4426 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4428 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4429 PCI_SUBVENDOR_ID_KEYSPAN,
4430 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4432 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4433 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4435 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4436 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4438 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4439 PCI_VENDOR_ID_ESDGMBH,
4440 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4442 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4443 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4444 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
4446 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4447 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4448 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
4450 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4451 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4452 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
4454 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4455 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
4456 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
4458 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4459 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
4460 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
4462 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4463 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
4464 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
4466 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4467 PCI_SUBVENDOR_ID_EXSYS,
4468 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
4471 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4474 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4475 0x10b5, 0x106a, 0, 0,
4478 * EndRun Technologies. PCI express device range.
4479 * EndRun PTP/1588 has 2 Native UARTs.
4481 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4482 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4483 pbn_endrun_2_4000000 },
4485 * Quatech cards. These actually have configurable clocks but for
4486 * now we just use the default.
4488 * 100 series are RS232, 200 series RS422,
4490 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4491 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4493 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4494 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4496 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4497 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4499 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4500 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4502 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4503 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4505 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4506 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4508 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4509 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4511 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4512 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4514 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4515 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4517 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4518 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4520 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4521 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4523 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4524 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4526 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4527 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4529 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4530 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4532 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4533 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4535 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4536 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4538 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4539 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4541 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4542 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4544 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4545 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4548 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
4549 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4552 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4553 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4556 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4557 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4558 pbn_b0_bt_2_921600 },
4561 * The below card is a little controversial since it is the
4562 * subject of a PCI vendor/device ID clash. (See
4563 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4564 * For now just used the hex ID 0x950a.
4566 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4567 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4568 0, 0, pbn_b0_2_115200 },
4569 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4570 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4571 0, 0, pbn_b0_2_115200 },
4572 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4573 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4575 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4576 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4578 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4579 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4581 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4582 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4583 pbn_b0_bt_2_921600 },
4584 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4585 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4589 * Oxford Semiconductor Inc. Tornado PCI express device range.
4591 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4592 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4594 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4595 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4597 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4598 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4599 pbn_oxsemi_1_4000000 },
4600 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4601 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4602 pbn_oxsemi_1_4000000 },
4603 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4604 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4606 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4607 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4609 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4610 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4611 pbn_oxsemi_1_4000000 },
4612 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4613 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4614 pbn_oxsemi_1_4000000 },
4615 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4616 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4619 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4622 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4624 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4625 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4627 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4628 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4629 pbn_oxsemi_2_4000000 },
4630 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4631 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4632 pbn_oxsemi_2_4000000 },
4633 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4634 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4635 pbn_oxsemi_4_4000000 },
4636 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4637 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4638 pbn_oxsemi_4_4000000 },
4639 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4640 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4641 pbn_oxsemi_8_4000000 },
4642 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4643 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4644 pbn_oxsemi_8_4000000 },
4645 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4646 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4647 pbn_oxsemi_1_4000000 },
4648 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4649 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4650 pbn_oxsemi_1_4000000 },
4651 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4652 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4653 pbn_oxsemi_1_4000000 },
4654 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4655 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4656 pbn_oxsemi_1_4000000 },
4657 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4658 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4659 pbn_oxsemi_1_4000000 },
4660 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4661 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4662 pbn_oxsemi_1_4000000 },
4663 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4664 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4665 pbn_oxsemi_1_4000000 },
4666 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4667 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4668 pbn_oxsemi_1_4000000 },
4669 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4670 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4671 pbn_oxsemi_1_4000000 },
4672 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4673 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4674 pbn_oxsemi_1_4000000 },
4675 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4676 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4677 pbn_oxsemi_1_4000000 },
4678 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4679 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4680 pbn_oxsemi_1_4000000 },
4681 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4682 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4683 pbn_oxsemi_1_4000000 },
4684 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4685 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4686 pbn_oxsemi_1_4000000 },
4687 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4688 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4689 pbn_oxsemi_1_4000000 },
4690 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4691 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4692 pbn_oxsemi_1_4000000 },
4693 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4694 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4695 pbn_oxsemi_1_4000000 },
4696 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4697 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4698 pbn_oxsemi_1_4000000 },
4699 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4700 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4701 pbn_oxsemi_1_4000000 },
4702 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4703 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4704 pbn_oxsemi_1_4000000 },
4705 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4706 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4707 pbn_oxsemi_1_4000000 },
4708 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4709 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4710 pbn_oxsemi_1_4000000 },
4711 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4712 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4713 pbn_oxsemi_1_4000000 },
4714 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4715 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4716 pbn_oxsemi_1_4000000 },
4717 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4718 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4719 pbn_oxsemi_1_4000000 },
4720 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4721 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4722 pbn_oxsemi_1_4000000 },
4724 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4726 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4727 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4728 pbn_oxsemi_1_4000000 },
4729 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4730 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4731 pbn_oxsemi_2_4000000 },
4732 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4733 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4734 pbn_oxsemi_4_4000000 },
4735 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4736 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4737 pbn_oxsemi_8_4000000 },
4740 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4742 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4743 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4744 pbn_oxsemi_2_4000000 },
4747 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4748 * from skokodyn@yahoo.com
4750 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4751 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4753 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4754 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4756 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4757 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4759 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4760 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4764 * Digitan DS560-558, from jimd@esoft.com
4766 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
4767 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4771 * Titan Electronic cards
4772 * The 400L and 800L have a custom setup quirk.
4774 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
4775 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4777 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
4778 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4780 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
4781 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4783 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
4784 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4786 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4787 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4789 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4790 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4791 pbn_b1_bt_2_921600 },
4792 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4793 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4794 pbn_b0_bt_4_921600 },
4795 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4796 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4797 pbn_b0_bt_8_921600 },
4798 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4799 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4800 pbn_b4_bt_2_921600 },
4801 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4802 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4803 pbn_b4_bt_4_921600 },
4804 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4805 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4806 pbn_b4_bt_8_921600 },
4807 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4808 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4810 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4811 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4813 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4814 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4816 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4817 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4818 pbn_oxsemi_1_4000000 },
4819 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4820 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4821 pbn_oxsemi_2_4000000 },
4822 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4823 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4824 pbn_oxsemi_4_4000000 },
4825 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4826 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4827 pbn_oxsemi_8_4000000 },
4828 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4829 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4830 pbn_oxsemi_2_4000000 },
4831 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4832 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4833 pbn_oxsemi_2_4000000 },
4834 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4835 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4836 pbn_b0_bt_2_921600 },
4837 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4838 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4840 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4841 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4843 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4844 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4846 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4847 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4850 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4851 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4853 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4854 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4856 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4857 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4859 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4860 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4861 pbn_b2_bt_2_921600 },
4862 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4863 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4864 pbn_b2_bt_2_921600 },
4865 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4866 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4867 pbn_b2_bt_2_921600 },
4868 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4869 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4870 pbn_b2_bt_4_921600 },
4871 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4872 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4873 pbn_b2_bt_4_921600 },
4874 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4875 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4876 pbn_b2_bt_4_921600 },
4877 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4878 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4880 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4881 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4883 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4884 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4886 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4887 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4888 pbn_b0_bt_2_921600 },
4889 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4890 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4891 pbn_b0_bt_2_921600 },
4892 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4893 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4894 pbn_b0_bt_2_921600 },
4895 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4896 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4897 pbn_b0_bt_4_921600 },
4898 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4899 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4900 pbn_b0_bt_4_921600 },
4901 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4902 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4903 pbn_b0_bt_4_921600 },
4904 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4905 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4906 pbn_b0_bt_8_921600 },
4907 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4908 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4909 pbn_b0_bt_8_921600 },
4910 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4911 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4912 pbn_b0_bt_8_921600 },
4915 * Computone devices submitted by Doug McNash dmcnash@computone.com
4917 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4918 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4919 0, 0, pbn_computone_4 },
4920 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4921 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4922 0, 0, pbn_computone_8 },
4923 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4924 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4925 0, 0, pbn_computone_6 },
4927 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4928 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4930 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4931 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4932 pbn_b0_bt_1_921600 },
4937 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4938 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4939 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4940 pbn_b0_bt_1_921600 },
4942 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4943 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4944 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4945 pbn_b0_bt_1_921600 },
4948 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4950 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4951 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4952 pbn_b0_bt_8_115200 },
4953 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4954 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4955 pbn_b0_bt_8_115200 },
4957 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4958 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4959 pbn_b0_bt_2_115200 },
4960 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4961 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4962 pbn_b0_bt_2_115200 },
4963 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4964 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4965 pbn_b0_bt_2_115200 },
4966 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4967 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4968 pbn_b0_bt_2_115200 },
4969 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4970 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4971 pbn_b0_bt_2_115200 },
4972 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4973 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4974 pbn_b0_bt_4_460800 },
4975 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4976 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4977 pbn_b0_bt_4_460800 },
4978 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4979 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4980 pbn_b0_bt_2_460800 },
4981 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4982 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4983 pbn_b0_bt_2_460800 },
4984 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4985 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4986 pbn_b0_bt_2_460800 },
4987 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4988 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4989 pbn_b0_bt_1_115200 },
4990 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4991 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4992 pbn_b0_bt_1_460800 },
4995 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4996 * Cards are identified by their subsystem vendor IDs, which
4997 * (in hex) match the model number.
4999 * Note that JC140x are RS422/485 cards which require ox950
5000 * ACR = 0x10, and as such are not currently fully supported.
5002 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5003 0x1204, 0x0004, 0, 0,
5005 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5006 0x1208, 0x0004, 0, 0,
5008 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5009 0x1402, 0x0002, 0, 0,
5010 pbn_b0_2_921600 }, */
5011 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
5012 0x1404, 0x0004, 0, 0,
5013 pbn_b0_4_921600 }, */
5014 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
5015 0x1208, 0x0004, 0, 0,
5018 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
5019 0x1204, 0x0004, 0, 0,
5021 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
5022 0x1208, 0x0004, 0, 0,
5024 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
5025 0x1208, 0x0004, 0, 0,
5028 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
5030 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
5031 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5035 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
5037 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
5038 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5042 * RAStel 2 port modem, gerg@moreton.com.au
5044 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
5045 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5046 pbn_b2_bt_2_115200 },
5049 * EKF addition for i960 Boards form EKF with serial port
5051 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
5052 0xE4BF, PCI_ANY_ID, 0, 0,
5056 * Xircom Cardbus/Ethernet combos
5058 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
5059 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5062 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
5064 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
5065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5069 * Untested PCI modems, sent in from various folks...
5073 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
5075 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
5076 0x1048, 0x1500, 0, 0,
5079 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
5086 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5087 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
5089 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
5090 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5092 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
5093 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5096 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
5097 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5099 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
5100 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5102 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
5103 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5107 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
5109 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
5110 PCI_ANY_ID, PCI_ANY_ID,
5112 0, pbn_exar_XR17C152 },
5113 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
5114 PCI_ANY_ID, PCI_ANY_ID,
5116 0, pbn_exar_XR17C154 },
5117 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
5118 PCI_ANY_ID, PCI_ANY_ID,
5120 0, pbn_exar_XR17C158 },
5122 * Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs
5124 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
5125 PCI_ANY_ID, PCI_ANY_ID,
5127 0, pbn_exar_XR17V352 },
5128 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
5129 PCI_ANY_ID, PCI_ANY_ID,
5131 0, pbn_exar_XR17V354 },
5132 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
5133 PCI_ANY_ID, PCI_ANY_ID,
5135 0, pbn_exar_XR17V358 },
5136 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V8358,
5137 PCI_ANY_ID, PCI_ANY_ID,
5139 0, pbn_exar_XR17V8358 },
5141 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
5143 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
5144 PCI_ANY_ID, PCI_ANY_ID,
5146 0, pbn_pericom_PI7C9X7951 },
5147 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
5148 PCI_ANY_ID, PCI_ANY_ID,
5150 0, pbn_pericom_PI7C9X7952 },
5151 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
5152 PCI_ANY_ID, PCI_ANY_ID,
5154 0, pbn_pericom_PI7C9X7954 },
5155 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
5156 PCI_ANY_ID, PCI_ANY_ID,
5158 0, pbn_pericom_PI7C9X7958 },
5160 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
5162 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
5163 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5168 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
5169 PCI_ANY_ID, PCI_ANY_ID,
5171 pbn_b1_bt_1_115200 },
5176 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
5177 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
5182 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
5183 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
5186 * Perle PCI-RAS cards
5188 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5189 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
5190 0, 0, pbn_b2_4_921600 },
5191 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
5192 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
5193 0, 0, pbn_b2_8_921600 },
5196 * Mainpine series cards: Fairly standard layout but fools
5197 * parts of the autodetect in some cases and uses otherwise
5198 * unmatched communications subclasses in the PCI Express case
5201 { /* RockForceDUO */
5202 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5203 PCI_VENDOR_ID_MAINPINE, 0x0200,
5204 0, 0, pbn_b0_2_115200 },
5205 { /* RockForceQUATRO */
5206 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5207 PCI_VENDOR_ID_MAINPINE, 0x0300,
5208 0, 0, pbn_b0_4_115200 },
5209 { /* RockForceDUO+ */
5210 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5211 PCI_VENDOR_ID_MAINPINE, 0x0400,
5212 0, 0, pbn_b0_2_115200 },
5213 { /* RockForceQUATRO+ */
5214 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5215 PCI_VENDOR_ID_MAINPINE, 0x0500,
5216 0, 0, pbn_b0_4_115200 },
5218 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5219 PCI_VENDOR_ID_MAINPINE, 0x0600,
5220 0, 0, pbn_b0_2_115200 },
5222 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5223 PCI_VENDOR_ID_MAINPINE, 0x0700,
5224 0, 0, pbn_b0_4_115200 },
5225 { /* RockForceOCTO+ */
5226 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5227 PCI_VENDOR_ID_MAINPINE, 0x0800,
5228 0, 0, pbn_b0_8_115200 },
5229 { /* RockForceDUO+ */
5230 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5231 PCI_VENDOR_ID_MAINPINE, 0x0C00,
5232 0, 0, pbn_b0_2_115200 },
5233 { /* RockForceQUARTRO+ */
5234 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5235 PCI_VENDOR_ID_MAINPINE, 0x0D00,
5236 0, 0, pbn_b0_4_115200 },
5237 { /* RockForceOCTO+ */
5238 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5239 PCI_VENDOR_ID_MAINPINE, 0x1D00,
5240 0, 0, pbn_b0_8_115200 },
5242 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5243 PCI_VENDOR_ID_MAINPINE, 0x2000,
5244 0, 0, pbn_b0_1_115200 },
5246 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5247 PCI_VENDOR_ID_MAINPINE, 0x2100,
5248 0, 0, pbn_b0_1_115200 },
5250 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5251 PCI_VENDOR_ID_MAINPINE, 0x2200,
5252 0, 0, pbn_b0_2_115200 },
5254 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5255 PCI_VENDOR_ID_MAINPINE, 0x2300,
5256 0, 0, pbn_b0_2_115200 },
5258 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5259 PCI_VENDOR_ID_MAINPINE, 0x2400,
5260 0, 0, pbn_b0_4_115200 },
5262 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5263 PCI_VENDOR_ID_MAINPINE, 0x2500,
5264 0, 0, pbn_b0_4_115200 },
5266 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5267 PCI_VENDOR_ID_MAINPINE, 0x2600,
5268 0, 0, pbn_b0_8_115200 },
5270 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5271 PCI_VENDOR_ID_MAINPINE, 0x2700,
5272 0, 0, pbn_b0_8_115200 },
5273 { /* IQ Express D1 */
5274 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5275 PCI_VENDOR_ID_MAINPINE, 0x3000,
5276 0, 0, pbn_b0_1_115200 },
5277 { /* IQ Express F1 */
5278 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5279 PCI_VENDOR_ID_MAINPINE, 0x3100,
5280 0, 0, pbn_b0_1_115200 },
5281 { /* IQ Express D2 */
5282 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5283 PCI_VENDOR_ID_MAINPINE, 0x3200,
5284 0, 0, pbn_b0_2_115200 },
5285 { /* IQ Express F2 */
5286 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5287 PCI_VENDOR_ID_MAINPINE, 0x3300,
5288 0, 0, pbn_b0_2_115200 },
5289 { /* IQ Express D4 */
5290 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5291 PCI_VENDOR_ID_MAINPINE, 0x3400,
5292 0, 0, pbn_b0_4_115200 },
5293 { /* IQ Express F4 */
5294 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5295 PCI_VENDOR_ID_MAINPINE, 0x3500,
5296 0, 0, pbn_b0_4_115200 },
5297 { /* IQ Express D8 */
5298 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5299 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5300 0, 0, pbn_b0_8_115200 },
5301 { /* IQ Express F8 */
5302 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5303 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5304 0, 0, pbn_b0_8_115200 },
5308 * PA Semi PA6T-1682M on-chip UART
5310 { PCI_VENDOR_ID_PASEMI, 0xa004,
5311 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5315 * National Instruments
5317 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5318 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5320 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5321 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5323 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5324 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5325 pbn_b1_bt_4_115200 },
5326 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5327 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5328 pbn_b1_bt_2_115200 },
5329 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5330 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5331 pbn_b1_bt_4_115200 },
5332 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5333 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5334 pbn_b1_bt_2_115200 },
5335 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5336 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5338 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5339 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5341 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5342 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5343 pbn_b1_bt_4_115200 },
5344 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5345 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5346 pbn_b1_bt_2_115200 },
5347 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5348 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5349 pbn_b1_bt_4_115200 },
5350 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5351 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5352 pbn_b1_bt_2_115200 },
5353 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5354 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5356 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5357 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5359 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5360 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5362 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5363 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5365 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5366 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5368 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5369 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5371 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5372 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5374 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5375 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5377 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5378 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5380 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5381 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5383 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5384 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5386 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5387 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5391 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5393 { PCI_VENDOR_ID_ADDIDATA,
5394 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5401 { PCI_VENDOR_ID_ADDIDATA,
5402 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5409 { PCI_VENDOR_ID_ADDIDATA,
5410 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5417 { PCI_VENDOR_ID_AMCC,
5418 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
5425 { PCI_VENDOR_ID_ADDIDATA,
5426 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5433 { PCI_VENDOR_ID_ADDIDATA,
5434 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5441 { PCI_VENDOR_ID_ADDIDATA,
5442 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5449 { PCI_VENDOR_ID_ADDIDATA,
5450 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5457 { PCI_VENDOR_ID_ADDIDATA,
5458 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5465 { PCI_VENDOR_ID_ADDIDATA,
5466 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5473 { PCI_VENDOR_ID_ADDIDATA,
5474 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5481 { PCI_VENDOR_ID_ADDIDATA,
5482 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5487 pbn_ADDIDATA_PCIe_4_3906250 },
5489 { PCI_VENDOR_ID_ADDIDATA,
5490 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5495 pbn_ADDIDATA_PCIe_2_3906250 },
5497 { PCI_VENDOR_ID_ADDIDATA,
5498 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5503 pbn_ADDIDATA_PCIe_1_3906250 },
5505 { PCI_VENDOR_ID_ADDIDATA,
5506 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5511 pbn_ADDIDATA_PCIe_8_3906250 },
5513 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5514 PCI_VENDOR_ID_IBM, 0x0299,
5515 0, 0, pbn_b0_bt_2_115200 },
5518 * other NetMos 9835 devices are most likely handled by the
5519 * parport_serial driver, check drivers/parport/parport_serial.c
5520 * before adding them here.
5523 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5525 0, 0, pbn_b0_1_115200 },
5527 /* the 9901 is a rebranded 9912 */
5528 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5530 0, 0, pbn_b0_1_115200 },
5532 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5534 0, 0, pbn_b0_1_115200 },
5536 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5538 0, 0, pbn_b0_1_115200 },
5540 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5542 0, 0, pbn_b0_1_115200 },
5544 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5546 0, 0, pbn_NETMOS9900_2s_115200 },
5549 * Best Connectivity and Rosewill PCI Multi I/O cards
5552 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5554 0, 0, pbn_b0_1_115200 },
5556 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5558 0, 0, pbn_b0_bt_2_115200 },
5560 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5562 0, 0, pbn_b0_bt_4_115200 },
5564 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5565 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5566 pbn_ce4100_1_115200 },
5567 /* Intel BayTrail */
5568 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5569 PCI_ANY_ID, PCI_ANY_ID,
5570 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5572 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5573 PCI_ANY_ID, PCI_ANY_ID,
5574 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5576 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5577 PCI_ANY_ID, PCI_ANY_ID,
5578 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5580 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5581 PCI_ANY_ID, PCI_ANY_ID,
5582 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5588 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART1,
5589 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5591 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART2,
5592 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5594 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PNW_UART3,
5595 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5601 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TNG_UART,
5602 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5608 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5609 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5614 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5615 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5619 * Broadcom TruManage
5621 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5622 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5623 pbn_brcm_trumanage },
5626 * AgeStar as-prs2-009
5628 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5629 PCI_ANY_ID, PCI_ANY_ID,
5630 0, 0, pbn_b0_bt_2_115200 },
5633 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5634 * so not listed here.
5636 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5637 PCI_ANY_ID, PCI_ANY_ID,
5638 0, 0, pbn_b0_bt_4_115200 },
5640 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5641 PCI_ANY_ID, PCI_ANY_ID,
5642 0, 0, pbn_b0_bt_2_115200 },
5644 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5645 PCI_ANY_ID, PCI_ANY_ID,
5646 0, 0, pbn_wch384_4 },
5649 * Commtech, Inc. Fastcom adapters
5651 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5652 PCI_ANY_ID, PCI_ANY_ID,
5654 0, pbn_b0_2_1152000_200 },
5655 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5656 PCI_ANY_ID, PCI_ANY_ID,
5658 0, pbn_b0_4_1152000_200 },
5659 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5660 PCI_ANY_ID, PCI_ANY_ID,
5662 0, pbn_b0_4_1152000_200 },
5663 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5664 PCI_ANY_ID, PCI_ANY_ID,
5666 0, pbn_b0_8_1152000_200 },
5667 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5668 PCI_ANY_ID, PCI_ANY_ID,
5670 0, pbn_exar_XR17V352 },
5671 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5672 PCI_ANY_ID, PCI_ANY_ID,
5674 0, pbn_exar_XR17V354 },
5675 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5676 PCI_ANY_ID, PCI_ANY_ID,
5678 0, pbn_exar_XR17V358 },
5680 /* Fintek PCI serial cards */
5681 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5682 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5683 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5686 * These entries match devices with class COMMUNICATION_SERIAL,
5687 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5689 { PCI_ANY_ID, PCI_ANY_ID,
5690 PCI_ANY_ID, PCI_ANY_ID,
5691 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5692 0xffff00, pbn_default },
5693 { PCI_ANY_ID, PCI_ANY_ID,
5694 PCI_ANY_ID, PCI_ANY_ID,
5695 PCI_CLASS_COMMUNICATION_MODEM << 8,
5696 0xffff00, pbn_default },
5697 { PCI_ANY_ID, PCI_ANY_ID,
5698 PCI_ANY_ID, PCI_ANY_ID,
5699 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5700 0xffff00, pbn_default },
5704 static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5705 pci_channel_state_t state)
5707 struct serial_private *priv = pci_get_drvdata(dev);
5709 if (state == pci_channel_io_perm_failure)
5710 return PCI_ERS_RESULT_DISCONNECT;
5713 pciserial_suspend_ports(priv);
5715 pci_disable_device(dev);
5717 return PCI_ERS_RESULT_NEED_RESET;
5720 static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5724 rc = pci_enable_device(dev);
5727 return PCI_ERS_RESULT_DISCONNECT;
5729 pci_restore_state(dev);
5730 pci_save_state(dev);
5732 return PCI_ERS_RESULT_RECOVERED;
5735 static void serial8250_io_resume(struct pci_dev *dev)
5737 struct serial_private *priv = pci_get_drvdata(dev);
5740 pciserial_resume_ports(priv);
5743 static const struct pci_error_handlers serial8250_err_handler = {
5744 .error_detected = serial8250_io_error_detected,
5745 .slot_reset = serial8250_io_slot_reset,
5746 .resume = serial8250_io_resume,
5749 static struct pci_driver serial_pci_driver = {
5751 .probe = pciserial_init_one,
5752 .remove = pciserial_remove_one,
5754 .pm = &pciserial_pm_ops,
5756 .id_table = serial_pci_tbl,
5757 .err_handler = &serial8250_err_handler,
5760 module_pci_driver(serial_pci_driver);
5762 MODULE_LICENSE("GPL");
5763 MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5764 MODULE_DEVICE_TABLE(pci, serial_pci_tbl);