1 /* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 /* ethtool support for igb */
26 #include <linux/vmalloc.h>
27 #include <linux/netdevice.h>
28 #include <linux/pci.h>
29 #include <linux/delay.h>
30 #include <linux/interrupt.h>
31 #include <linux/if_ether.h>
32 #include <linux/ethtool.h>
33 #include <linux/sched.h>
34 #include <linux/slab.h>
35 #include <linux/pm_runtime.h>
36 #include <linux/highmem.h>
37 #include <linux/mdio.h>
42 char stat_string[ETH_GSTRING_LEN];
47 #define IGB_STAT(_name, _stat) { \
48 .stat_string = _name, \
49 .sizeof_stat = FIELD_SIZEOF(struct igb_adapter, _stat), \
50 .stat_offset = offsetof(struct igb_adapter, _stat) \
52 static const struct igb_stats igb_gstrings_stats[] = {
53 IGB_STAT("rx_packets", stats.gprc),
54 IGB_STAT("tx_packets", stats.gptc),
55 IGB_STAT("rx_bytes", stats.gorc),
56 IGB_STAT("tx_bytes", stats.gotc),
57 IGB_STAT("rx_broadcast", stats.bprc),
58 IGB_STAT("tx_broadcast", stats.bptc),
59 IGB_STAT("rx_multicast", stats.mprc),
60 IGB_STAT("tx_multicast", stats.mptc),
61 IGB_STAT("multicast", stats.mprc),
62 IGB_STAT("collisions", stats.colc),
63 IGB_STAT("rx_crc_errors", stats.crcerrs),
64 IGB_STAT("rx_no_buffer_count", stats.rnbc),
65 IGB_STAT("rx_missed_errors", stats.mpc),
66 IGB_STAT("tx_aborted_errors", stats.ecol),
67 IGB_STAT("tx_carrier_errors", stats.tncrs),
68 IGB_STAT("tx_window_errors", stats.latecol),
69 IGB_STAT("tx_abort_late_coll", stats.latecol),
70 IGB_STAT("tx_deferred_ok", stats.dc),
71 IGB_STAT("tx_single_coll_ok", stats.scc),
72 IGB_STAT("tx_multi_coll_ok", stats.mcc),
73 IGB_STAT("tx_timeout_count", tx_timeout_count),
74 IGB_STAT("rx_long_length_errors", stats.roc),
75 IGB_STAT("rx_short_length_errors", stats.ruc),
76 IGB_STAT("rx_align_errors", stats.algnerrc),
77 IGB_STAT("tx_tcp_seg_good", stats.tsctc),
78 IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
79 IGB_STAT("rx_flow_control_xon", stats.xonrxc),
80 IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
81 IGB_STAT("tx_flow_control_xon", stats.xontxc),
82 IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
83 IGB_STAT("rx_long_byte_count", stats.gorc),
84 IGB_STAT("tx_dma_out_of_sync", stats.doosync),
85 IGB_STAT("tx_smbus", stats.mgptc),
86 IGB_STAT("rx_smbus", stats.mgprc),
87 IGB_STAT("dropped_smbus", stats.mgpdc),
88 IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
89 IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
90 IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
91 IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
92 IGB_STAT("tx_hwtstamp_timeouts", tx_hwtstamp_timeouts),
93 IGB_STAT("rx_hwtstamp_cleared", rx_hwtstamp_cleared),
96 #define IGB_NETDEV_STAT(_net_stat) { \
97 .stat_string = __stringify(_net_stat), \
98 .sizeof_stat = FIELD_SIZEOF(struct rtnl_link_stats64, _net_stat), \
99 .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
101 static const struct igb_stats igb_gstrings_net_stats[] = {
102 IGB_NETDEV_STAT(rx_errors),
103 IGB_NETDEV_STAT(tx_errors),
104 IGB_NETDEV_STAT(tx_dropped),
105 IGB_NETDEV_STAT(rx_length_errors),
106 IGB_NETDEV_STAT(rx_over_errors),
107 IGB_NETDEV_STAT(rx_frame_errors),
108 IGB_NETDEV_STAT(rx_fifo_errors),
109 IGB_NETDEV_STAT(tx_fifo_errors),
110 IGB_NETDEV_STAT(tx_heartbeat_errors)
113 #define IGB_GLOBAL_STATS_LEN \
114 (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
115 #define IGB_NETDEV_STATS_LEN \
116 (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
117 #define IGB_RX_QUEUE_STATS_LEN \
118 (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
120 #define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
122 #define IGB_QUEUE_STATS_LEN \
123 ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
124 IGB_RX_QUEUE_STATS_LEN) + \
125 (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
126 IGB_TX_QUEUE_STATS_LEN))
127 #define IGB_STATS_LEN \
128 (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
130 static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
131 "Register test (offline)", "Eeprom test (offline)",
132 "Interrupt test (offline)", "Loopback test (offline)",
133 "Link test (on/offline)"
135 #define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
137 static int igb_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
139 struct igb_adapter *adapter = netdev_priv(netdev);
140 struct e1000_hw *hw = &adapter->hw;
141 struct e1000_dev_spec_82575 *dev_spec = &hw->dev_spec._82575;
142 struct e1000_sfp_flags *eth_flags = &dev_spec->eth_flags;
146 status = rd32(E1000_STATUS);
147 if (hw->phy.media_type == e1000_media_type_copper) {
149 ecmd->supported = (SUPPORTED_10baseT_Half |
150 SUPPORTED_10baseT_Full |
151 SUPPORTED_100baseT_Half |
152 SUPPORTED_100baseT_Full |
153 SUPPORTED_1000baseT_Full|
157 ecmd->advertising = ADVERTISED_TP;
159 if (hw->mac.autoneg == 1) {
160 ecmd->advertising |= ADVERTISED_Autoneg;
161 /* the e1000 autoneg seems to match ethtool nicely */
162 ecmd->advertising |= hw->phy.autoneg_advertised;
165 ecmd->port = PORT_TP;
166 ecmd->phy_address = hw->phy.addr;
167 ecmd->transceiver = XCVR_INTERNAL;
169 ecmd->supported = (SUPPORTED_FIBRE |
170 SUPPORTED_1000baseKX_Full |
173 ecmd->advertising = (ADVERTISED_FIBRE |
174 ADVERTISED_1000baseKX_Full);
175 if (hw->mac.type == e1000_i354) {
176 if ((hw->device_id ==
177 E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) &&
178 !(status & E1000_STATUS_2P5_SKU_OVER)) {
179 ecmd->supported |= SUPPORTED_2500baseX_Full;
181 ~SUPPORTED_1000baseKX_Full;
182 ecmd->advertising |= ADVERTISED_2500baseX_Full;
184 ~ADVERTISED_1000baseKX_Full;
187 if (eth_flags->e100_base_fx) {
188 ecmd->supported |= SUPPORTED_100baseT_Full;
189 ecmd->advertising |= ADVERTISED_100baseT_Full;
191 if (hw->mac.autoneg == 1)
192 ecmd->advertising |= ADVERTISED_Autoneg;
194 ecmd->port = PORT_FIBRE;
195 ecmd->transceiver = XCVR_EXTERNAL;
197 if (hw->mac.autoneg != 1)
198 ecmd->advertising &= ~(ADVERTISED_Pause |
199 ADVERTISED_Asym_Pause);
201 switch (hw->fc.requested_mode) {
203 ecmd->advertising |= ADVERTISED_Pause;
205 case e1000_fc_rx_pause:
206 ecmd->advertising |= (ADVERTISED_Pause |
207 ADVERTISED_Asym_Pause);
209 case e1000_fc_tx_pause:
210 ecmd->advertising |= ADVERTISED_Asym_Pause;
213 ecmd->advertising &= ~(ADVERTISED_Pause |
214 ADVERTISED_Asym_Pause);
216 if (status & E1000_STATUS_LU) {
217 if ((status & E1000_STATUS_2P5_SKU) &&
218 !(status & E1000_STATUS_2P5_SKU_OVER)) {
220 } else if (status & E1000_STATUS_SPEED_1000) {
222 } else if (status & E1000_STATUS_SPEED_100) {
227 if ((status & E1000_STATUS_FD) ||
228 hw->phy.media_type != e1000_media_type_copper)
229 ecmd->duplex = DUPLEX_FULL;
231 ecmd->duplex = DUPLEX_HALF;
233 speed = SPEED_UNKNOWN;
234 ecmd->duplex = DUPLEX_UNKNOWN;
236 ethtool_cmd_speed_set(ecmd, speed);
237 if ((hw->phy.media_type == e1000_media_type_fiber) ||
239 ecmd->autoneg = AUTONEG_ENABLE;
241 ecmd->autoneg = AUTONEG_DISABLE;
243 /* MDI-X => 2; MDI =>1; Invalid =>0 */
244 if (hw->phy.media_type == e1000_media_type_copper)
245 ecmd->eth_tp_mdix = hw->phy.is_mdix ? ETH_TP_MDI_X :
248 ecmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
250 if (hw->phy.mdix == AUTO_ALL_MODES)
251 ecmd->eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
253 ecmd->eth_tp_mdix_ctrl = hw->phy.mdix;
258 static int igb_set_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
260 struct igb_adapter *adapter = netdev_priv(netdev);
261 struct e1000_hw *hw = &adapter->hw;
263 /* When SoL/IDER sessions are active, autoneg/speed/duplex
266 if (igb_check_reset_block(hw)) {
267 dev_err(&adapter->pdev->dev,
268 "Cannot change link characteristics when SoL/IDER is active.\n");
272 /* MDI setting is only allowed when autoneg enabled because
273 * some hardware doesn't allow MDI setting when speed or
276 if (ecmd->eth_tp_mdix_ctrl) {
277 if (hw->phy.media_type != e1000_media_type_copper)
280 if ((ecmd->eth_tp_mdix_ctrl != ETH_TP_MDI_AUTO) &&
281 (ecmd->autoneg != AUTONEG_ENABLE)) {
282 dev_err(&adapter->pdev->dev, "forcing MDI/MDI-X state is not supported when link speed and/or duplex are forced\n");
287 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
288 usleep_range(1000, 2000);
290 if (ecmd->autoneg == AUTONEG_ENABLE) {
292 if (hw->phy.media_type == e1000_media_type_fiber) {
293 hw->phy.autoneg_advertised = ecmd->advertising |
296 switch (adapter->link_speed) {
298 hw->phy.autoneg_advertised =
299 ADVERTISED_2500baseX_Full;
302 hw->phy.autoneg_advertised =
303 ADVERTISED_1000baseT_Full;
306 hw->phy.autoneg_advertised =
307 ADVERTISED_100baseT_Full;
313 hw->phy.autoneg_advertised = ecmd->advertising |
317 ecmd->advertising = hw->phy.autoneg_advertised;
318 if (adapter->fc_autoneg)
319 hw->fc.requested_mode = e1000_fc_default;
321 u32 speed = ethtool_cmd_speed(ecmd);
322 /* calling this overrides forced MDI setting */
323 if (igb_set_spd_dplx(adapter, speed, ecmd->duplex)) {
324 clear_bit(__IGB_RESETTING, &adapter->state);
329 /* MDI-X => 2; MDI => 1; Auto => 3 */
330 if (ecmd->eth_tp_mdix_ctrl) {
331 /* fix up the value for auto (3 => 0) as zero is mapped
334 if (ecmd->eth_tp_mdix_ctrl == ETH_TP_MDI_AUTO)
335 hw->phy.mdix = AUTO_ALL_MODES;
337 hw->phy.mdix = ecmd->eth_tp_mdix_ctrl;
341 if (netif_running(adapter->netdev)) {
347 clear_bit(__IGB_RESETTING, &adapter->state);
351 static u32 igb_get_link(struct net_device *netdev)
353 struct igb_adapter *adapter = netdev_priv(netdev);
354 struct e1000_mac_info *mac = &adapter->hw.mac;
356 /* If the link is not reported up to netdev, interrupts are disabled,
357 * and so the physical link state may have changed since we last
358 * looked. Set get_link_status to make sure that the true link
359 * state is interrogated, rather than pulling a cached and possibly
360 * stale link state from the driver.
362 if (!netif_carrier_ok(netdev))
363 mac->get_link_status = 1;
365 return igb_has_link(adapter);
368 static void igb_get_pauseparam(struct net_device *netdev,
369 struct ethtool_pauseparam *pause)
371 struct igb_adapter *adapter = netdev_priv(netdev);
372 struct e1000_hw *hw = &adapter->hw;
375 (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
377 if (hw->fc.current_mode == e1000_fc_rx_pause)
379 else if (hw->fc.current_mode == e1000_fc_tx_pause)
381 else if (hw->fc.current_mode == e1000_fc_full) {
387 static int igb_set_pauseparam(struct net_device *netdev,
388 struct ethtool_pauseparam *pause)
390 struct igb_adapter *adapter = netdev_priv(netdev);
391 struct e1000_hw *hw = &adapter->hw;
394 /* 100basefx does not support setting link flow control */
395 if (hw->dev_spec._82575.eth_flags.e100_base_fx)
398 adapter->fc_autoneg = pause->autoneg;
400 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
401 usleep_range(1000, 2000);
403 if (adapter->fc_autoneg == AUTONEG_ENABLE) {
404 hw->fc.requested_mode = e1000_fc_default;
405 if (netif_running(adapter->netdev)) {
412 if (pause->rx_pause && pause->tx_pause)
413 hw->fc.requested_mode = e1000_fc_full;
414 else if (pause->rx_pause && !pause->tx_pause)
415 hw->fc.requested_mode = e1000_fc_rx_pause;
416 else if (!pause->rx_pause && pause->tx_pause)
417 hw->fc.requested_mode = e1000_fc_tx_pause;
418 else if (!pause->rx_pause && !pause->tx_pause)
419 hw->fc.requested_mode = e1000_fc_none;
421 hw->fc.current_mode = hw->fc.requested_mode;
423 retval = ((hw->phy.media_type == e1000_media_type_copper) ?
424 igb_force_mac_fc(hw) : igb_setup_link(hw));
427 clear_bit(__IGB_RESETTING, &adapter->state);
431 static u32 igb_get_msglevel(struct net_device *netdev)
433 struct igb_adapter *adapter = netdev_priv(netdev);
434 return adapter->msg_enable;
437 static void igb_set_msglevel(struct net_device *netdev, u32 data)
439 struct igb_adapter *adapter = netdev_priv(netdev);
440 adapter->msg_enable = data;
443 static int igb_get_regs_len(struct net_device *netdev)
445 #define IGB_REGS_LEN 739
446 return IGB_REGS_LEN * sizeof(u32);
449 static void igb_get_regs(struct net_device *netdev,
450 struct ethtool_regs *regs, void *p)
452 struct igb_adapter *adapter = netdev_priv(netdev);
453 struct e1000_hw *hw = &adapter->hw;
457 memset(p, 0, IGB_REGS_LEN * sizeof(u32));
459 regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
461 /* General Registers */
462 regs_buff[0] = rd32(E1000_CTRL);
463 regs_buff[1] = rd32(E1000_STATUS);
464 regs_buff[2] = rd32(E1000_CTRL_EXT);
465 regs_buff[3] = rd32(E1000_MDIC);
466 regs_buff[4] = rd32(E1000_SCTL);
467 regs_buff[5] = rd32(E1000_CONNSW);
468 regs_buff[6] = rd32(E1000_VET);
469 regs_buff[7] = rd32(E1000_LEDCTL);
470 regs_buff[8] = rd32(E1000_PBA);
471 regs_buff[9] = rd32(E1000_PBS);
472 regs_buff[10] = rd32(E1000_FRTIMER);
473 regs_buff[11] = rd32(E1000_TCPTIMER);
476 regs_buff[12] = rd32(E1000_EECD);
479 /* Reading EICS for EICR because they read the
480 * same but EICS does not clear on read
482 regs_buff[13] = rd32(E1000_EICS);
483 regs_buff[14] = rd32(E1000_EICS);
484 regs_buff[15] = rd32(E1000_EIMS);
485 regs_buff[16] = rd32(E1000_EIMC);
486 regs_buff[17] = rd32(E1000_EIAC);
487 regs_buff[18] = rd32(E1000_EIAM);
488 /* Reading ICS for ICR because they read the
489 * same but ICS does not clear on read
491 regs_buff[19] = rd32(E1000_ICS);
492 regs_buff[20] = rd32(E1000_ICS);
493 regs_buff[21] = rd32(E1000_IMS);
494 regs_buff[22] = rd32(E1000_IMC);
495 regs_buff[23] = rd32(E1000_IAC);
496 regs_buff[24] = rd32(E1000_IAM);
497 regs_buff[25] = rd32(E1000_IMIRVP);
500 regs_buff[26] = rd32(E1000_FCAL);
501 regs_buff[27] = rd32(E1000_FCAH);
502 regs_buff[28] = rd32(E1000_FCTTV);
503 regs_buff[29] = rd32(E1000_FCRTL);
504 regs_buff[30] = rd32(E1000_FCRTH);
505 regs_buff[31] = rd32(E1000_FCRTV);
508 regs_buff[32] = rd32(E1000_RCTL);
509 regs_buff[33] = rd32(E1000_RXCSUM);
510 regs_buff[34] = rd32(E1000_RLPML);
511 regs_buff[35] = rd32(E1000_RFCTL);
512 regs_buff[36] = rd32(E1000_MRQC);
513 regs_buff[37] = rd32(E1000_VT_CTL);
516 regs_buff[38] = rd32(E1000_TCTL);
517 regs_buff[39] = rd32(E1000_TCTL_EXT);
518 regs_buff[40] = rd32(E1000_TIPG);
519 regs_buff[41] = rd32(E1000_DTXCTL);
522 regs_buff[42] = rd32(E1000_WUC);
523 regs_buff[43] = rd32(E1000_WUFC);
524 regs_buff[44] = rd32(E1000_WUS);
525 regs_buff[45] = rd32(E1000_IPAV);
526 regs_buff[46] = rd32(E1000_WUPL);
529 regs_buff[47] = rd32(E1000_PCS_CFG0);
530 regs_buff[48] = rd32(E1000_PCS_LCTL);
531 regs_buff[49] = rd32(E1000_PCS_LSTAT);
532 regs_buff[50] = rd32(E1000_PCS_ANADV);
533 regs_buff[51] = rd32(E1000_PCS_LPAB);
534 regs_buff[52] = rd32(E1000_PCS_NPTX);
535 regs_buff[53] = rd32(E1000_PCS_LPABNP);
538 regs_buff[54] = adapter->stats.crcerrs;
539 regs_buff[55] = adapter->stats.algnerrc;
540 regs_buff[56] = adapter->stats.symerrs;
541 regs_buff[57] = adapter->stats.rxerrc;
542 regs_buff[58] = adapter->stats.mpc;
543 regs_buff[59] = adapter->stats.scc;
544 regs_buff[60] = adapter->stats.ecol;
545 regs_buff[61] = adapter->stats.mcc;
546 regs_buff[62] = adapter->stats.latecol;
547 regs_buff[63] = adapter->stats.colc;
548 regs_buff[64] = adapter->stats.dc;
549 regs_buff[65] = adapter->stats.tncrs;
550 regs_buff[66] = adapter->stats.sec;
551 regs_buff[67] = adapter->stats.htdpmc;
552 regs_buff[68] = adapter->stats.rlec;
553 regs_buff[69] = adapter->stats.xonrxc;
554 regs_buff[70] = adapter->stats.xontxc;
555 regs_buff[71] = adapter->stats.xoffrxc;
556 regs_buff[72] = adapter->stats.xofftxc;
557 regs_buff[73] = adapter->stats.fcruc;
558 regs_buff[74] = adapter->stats.prc64;
559 regs_buff[75] = adapter->stats.prc127;
560 regs_buff[76] = adapter->stats.prc255;
561 regs_buff[77] = adapter->stats.prc511;
562 regs_buff[78] = adapter->stats.prc1023;
563 regs_buff[79] = adapter->stats.prc1522;
564 regs_buff[80] = adapter->stats.gprc;
565 regs_buff[81] = adapter->stats.bprc;
566 regs_buff[82] = adapter->stats.mprc;
567 regs_buff[83] = adapter->stats.gptc;
568 regs_buff[84] = adapter->stats.gorc;
569 regs_buff[86] = adapter->stats.gotc;
570 regs_buff[88] = adapter->stats.rnbc;
571 regs_buff[89] = adapter->stats.ruc;
572 regs_buff[90] = adapter->stats.rfc;
573 regs_buff[91] = adapter->stats.roc;
574 regs_buff[92] = adapter->stats.rjc;
575 regs_buff[93] = adapter->stats.mgprc;
576 regs_buff[94] = adapter->stats.mgpdc;
577 regs_buff[95] = adapter->stats.mgptc;
578 regs_buff[96] = adapter->stats.tor;
579 regs_buff[98] = adapter->stats.tot;
580 regs_buff[100] = adapter->stats.tpr;
581 regs_buff[101] = adapter->stats.tpt;
582 regs_buff[102] = adapter->stats.ptc64;
583 regs_buff[103] = adapter->stats.ptc127;
584 regs_buff[104] = adapter->stats.ptc255;
585 regs_buff[105] = adapter->stats.ptc511;
586 regs_buff[106] = adapter->stats.ptc1023;
587 regs_buff[107] = adapter->stats.ptc1522;
588 regs_buff[108] = adapter->stats.mptc;
589 regs_buff[109] = adapter->stats.bptc;
590 regs_buff[110] = adapter->stats.tsctc;
591 regs_buff[111] = adapter->stats.iac;
592 regs_buff[112] = adapter->stats.rpthc;
593 regs_buff[113] = adapter->stats.hgptc;
594 regs_buff[114] = adapter->stats.hgorc;
595 regs_buff[116] = adapter->stats.hgotc;
596 regs_buff[118] = adapter->stats.lenerrs;
597 regs_buff[119] = adapter->stats.scvpc;
598 regs_buff[120] = adapter->stats.hrmpc;
600 for (i = 0; i < 4; i++)
601 regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
602 for (i = 0; i < 4; i++)
603 regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
604 for (i = 0; i < 4; i++)
605 regs_buff[129 + i] = rd32(E1000_RDBAL(i));
606 for (i = 0; i < 4; i++)
607 regs_buff[133 + i] = rd32(E1000_RDBAH(i));
608 for (i = 0; i < 4; i++)
609 regs_buff[137 + i] = rd32(E1000_RDLEN(i));
610 for (i = 0; i < 4; i++)
611 regs_buff[141 + i] = rd32(E1000_RDH(i));
612 for (i = 0; i < 4; i++)
613 regs_buff[145 + i] = rd32(E1000_RDT(i));
614 for (i = 0; i < 4; i++)
615 regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
617 for (i = 0; i < 10; i++)
618 regs_buff[153 + i] = rd32(E1000_EITR(i));
619 for (i = 0; i < 8; i++)
620 regs_buff[163 + i] = rd32(E1000_IMIR(i));
621 for (i = 0; i < 8; i++)
622 regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
623 for (i = 0; i < 16; i++)
624 regs_buff[179 + i] = rd32(E1000_RAL(i));
625 for (i = 0; i < 16; i++)
626 regs_buff[195 + i] = rd32(E1000_RAH(i));
628 for (i = 0; i < 4; i++)
629 regs_buff[211 + i] = rd32(E1000_TDBAL(i));
630 for (i = 0; i < 4; i++)
631 regs_buff[215 + i] = rd32(E1000_TDBAH(i));
632 for (i = 0; i < 4; i++)
633 regs_buff[219 + i] = rd32(E1000_TDLEN(i));
634 for (i = 0; i < 4; i++)
635 regs_buff[223 + i] = rd32(E1000_TDH(i));
636 for (i = 0; i < 4; i++)
637 regs_buff[227 + i] = rd32(E1000_TDT(i));
638 for (i = 0; i < 4; i++)
639 regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
640 for (i = 0; i < 4; i++)
641 regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
642 for (i = 0; i < 4; i++)
643 regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
644 for (i = 0; i < 4; i++)
645 regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
647 for (i = 0; i < 4; i++)
648 regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
649 for (i = 0; i < 4; i++)
650 regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
651 for (i = 0; i < 32; i++)
652 regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
653 for (i = 0; i < 128; i++)
654 regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
655 for (i = 0; i < 128; i++)
656 regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
657 for (i = 0; i < 4; i++)
658 regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
660 regs_buff[547] = rd32(E1000_TDFH);
661 regs_buff[548] = rd32(E1000_TDFT);
662 regs_buff[549] = rd32(E1000_TDFHS);
663 regs_buff[550] = rd32(E1000_TDFPC);
665 if (hw->mac.type > e1000_82580) {
666 regs_buff[551] = adapter->stats.o2bgptc;
667 regs_buff[552] = adapter->stats.b2ospc;
668 regs_buff[553] = adapter->stats.o2bspc;
669 regs_buff[554] = adapter->stats.b2ogprc;
672 if (hw->mac.type != e1000_82576)
674 for (i = 0; i < 12; i++)
675 regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
676 for (i = 0; i < 4; i++)
677 regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
678 for (i = 0; i < 12; i++)
679 regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
680 for (i = 0; i < 12; i++)
681 regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
682 for (i = 0; i < 12; i++)
683 regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
684 for (i = 0; i < 12; i++)
685 regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
686 for (i = 0; i < 12; i++)
687 regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
688 for (i = 0; i < 12; i++)
689 regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
691 for (i = 0; i < 12; i++)
692 regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
693 for (i = 0; i < 12; i++)
694 regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
695 for (i = 0; i < 12; i++)
696 regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
697 for (i = 0; i < 12; i++)
698 regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
699 for (i = 0; i < 12; i++)
700 regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
701 for (i = 0; i < 12; i++)
702 regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
703 for (i = 0; i < 12; i++)
704 regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
705 for (i = 0; i < 12; i++)
706 regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
709 static int igb_get_eeprom_len(struct net_device *netdev)
711 struct igb_adapter *adapter = netdev_priv(netdev);
712 return adapter->hw.nvm.word_size * 2;
715 static int igb_get_eeprom(struct net_device *netdev,
716 struct ethtool_eeprom *eeprom, u8 *bytes)
718 struct igb_adapter *adapter = netdev_priv(netdev);
719 struct e1000_hw *hw = &adapter->hw;
721 int first_word, last_word;
725 if (eeprom->len == 0)
728 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
730 first_word = eeprom->offset >> 1;
731 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
733 eeprom_buff = kmalloc(sizeof(u16) *
734 (last_word - first_word + 1), GFP_KERNEL);
738 if (hw->nvm.type == e1000_nvm_eeprom_spi)
739 ret_val = hw->nvm.ops.read(hw, first_word,
740 last_word - first_word + 1,
743 for (i = 0; i < last_word - first_word + 1; i++) {
744 ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
751 /* Device's eeprom is always little-endian, word addressable */
752 for (i = 0; i < last_word - first_word + 1; i++)
753 le16_to_cpus(&eeprom_buff[i]);
755 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
762 static int igb_set_eeprom(struct net_device *netdev,
763 struct ethtool_eeprom *eeprom, u8 *bytes)
765 struct igb_adapter *adapter = netdev_priv(netdev);
766 struct e1000_hw *hw = &adapter->hw;
769 int max_len, first_word, last_word, ret_val = 0;
772 if (eeprom->len == 0)
775 if ((hw->mac.type >= e1000_i210) &&
776 !igb_get_flash_presence_i210(hw)) {
780 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
783 max_len = hw->nvm.word_size * 2;
785 first_word = eeprom->offset >> 1;
786 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
787 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
791 ptr = (void *)eeprom_buff;
793 if (eeprom->offset & 1) {
794 /* need read/modify/write of first changed EEPROM word
795 * only the second byte of the word is being modified
797 ret_val = hw->nvm.ops.read(hw, first_word, 1,
801 if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
802 /* need read/modify/write of last changed EEPROM word
803 * only the first byte of the word is being modified
805 ret_val = hw->nvm.ops.read(hw, last_word, 1,
806 &eeprom_buff[last_word - first_word]);
809 /* Device's eeprom is always little-endian, word addressable */
810 for (i = 0; i < last_word - first_word + 1; i++)
811 le16_to_cpus(&eeprom_buff[i]);
813 memcpy(ptr, bytes, eeprom->len);
815 for (i = 0; i < last_word - first_word + 1; i++)
816 eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
818 ret_val = hw->nvm.ops.write(hw, first_word,
819 last_word - first_word + 1, eeprom_buff);
821 /* Update the checksum if nvm write succeeded */
823 hw->nvm.ops.update(hw);
825 igb_set_fw_version(adapter);
830 static void igb_get_drvinfo(struct net_device *netdev,
831 struct ethtool_drvinfo *drvinfo)
833 struct igb_adapter *adapter = netdev_priv(netdev);
835 strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
836 strlcpy(drvinfo->version, igb_driver_version, sizeof(drvinfo->version));
838 /* EEPROM image version # is reported as firmware version # for
841 strlcpy(drvinfo->fw_version, adapter->fw_version,
842 sizeof(drvinfo->fw_version));
843 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
844 sizeof(drvinfo->bus_info));
845 drvinfo->n_stats = IGB_STATS_LEN;
846 drvinfo->testinfo_len = IGB_TEST_LEN;
847 drvinfo->regdump_len = igb_get_regs_len(netdev);
848 drvinfo->eedump_len = igb_get_eeprom_len(netdev);
851 static void igb_get_ringparam(struct net_device *netdev,
852 struct ethtool_ringparam *ring)
854 struct igb_adapter *adapter = netdev_priv(netdev);
856 ring->rx_max_pending = IGB_MAX_RXD;
857 ring->tx_max_pending = IGB_MAX_TXD;
858 ring->rx_pending = adapter->rx_ring_count;
859 ring->tx_pending = adapter->tx_ring_count;
862 static int igb_set_ringparam(struct net_device *netdev,
863 struct ethtool_ringparam *ring)
865 struct igb_adapter *adapter = netdev_priv(netdev);
866 struct igb_ring *temp_ring;
868 u16 new_rx_count, new_tx_count;
870 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
873 new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
874 new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
875 new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
877 new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
878 new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
879 new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
881 if ((new_tx_count == adapter->tx_ring_count) &&
882 (new_rx_count == adapter->rx_ring_count)) {
887 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
888 usleep_range(1000, 2000);
890 if (!netif_running(adapter->netdev)) {
891 for (i = 0; i < adapter->num_tx_queues; i++)
892 adapter->tx_ring[i]->count = new_tx_count;
893 for (i = 0; i < adapter->num_rx_queues; i++)
894 adapter->rx_ring[i]->count = new_rx_count;
895 adapter->tx_ring_count = new_tx_count;
896 adapter->rx_ring_count = new_rx_count;
900 if (adapter->num_tx_queues > adapter->num_rx_queues)
901 temp_ring = vmalloc(adapter->num_tx_queues *
902 sizeof(struct igb_ring));
904 temp_ring = vmalloc(adapter->num_rx_queues *
905 sizeof(struct igb_ring));
914 /* We can't just free everything and then setup again,
915 * because the ISRs in MSI-X mode get passed pointers
916 * to the Tx and Rx ring structs.
918 if (new_tx_count != adapter->tx_ring_count) {
919 for (i = 0; i < adapter->num_tx_queues; i++) {
920 memcpy(&temp_ring[i], adapter->tx_ring[i],
921 sizeof(struct igb_ring));
923 temp_ring[i].count = new_tx_count;
924 err = igb_setup_tx_resources(&temp_ring[i]);
928 igb_free_tx_resources(&temp_ring[i]);
934 for (i = 0; i < adapter->num_tx_queues; i++) {
935 igb_free_tx_resources(adapter->tx_ring[i]);
937 memcpy(adapter->tx_ring[i], &temp_ring[i],
938 sizeof(struct igb_ring));
941 adapter->tx_ring_count = new_tx_count;
944 if (new_rx_count != adapter->rx_ring_count) {
945 for (i = 0; i < adapter->num_rx_queues; i++) {
946 memcpy(&temp_ring[i], adapter->rx_ring[i],
947 sizeof(struct igb_ring));
949 temp_ring[i].count = new_rx_count;
950 err = igb_setup_rx_resources(&temp_ring[i]);
954 igb_free_rx_resources(&temp_ring[i]);
961 for (i = 0; i < adapter->num_rx_queues; i++) {
962 igb_free_rx_resources(adapter->rx_ring[i]);
964 memcpy(adapter->rx_ring[i], &temp_ring[i],
965 sizeof(struct igb_ring));
968 adapter->rx_ring_count = new_rx_count;
974 clear_bit(__IGB_RESETTING, &adapter->state);
978 /* ethtool register test data */
979 struct igb_reg_test {
988 /* In the hardware, registers are laid out either singly, in arrays
989 * spaced 0x100 bytes apart, or in contiguous tables. We assume
990 * most tests take place on arrays or single registers (handled
991 * as a single-element array) and special-case the tables.
992 * Table tests are always pattern tests.
994 * We also make provision for some required setup steps by specifying
995 * registers to be written without any read-back testing.
998 #define PATTERN_TEST 1
999 #define SET_READ_TEST 2
1000 #define WRITE_NO_TEST 3
1001 #define TABLE32_TEST 4
1002 #define TABLE64_TEST_LO 5
1003 #define TABLE64_TEST_HI 6
1006 static struct igb_reg_test reg_test_i210[] = {
1007 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1008 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1009 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1010 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1011 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1012 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1013 /* RDH is read-only for i210, only test RDT. */
1014 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1015 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1016 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1017 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1018 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1019 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1020 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1021 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1022 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1023 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1024 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1025 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1026 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1027 0xFFFFFFFF, 0xFFFFFFFF },
1028 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1029 0x900FFFFF, 0xFFFFFFFF },
1030 { E1000_MTA, 0, 128, TABLE32_TEST,
1031 0xFFFFFFFF, 0xFFFFFFFF },
1036 static struct igb_reg_test reg_test_i350[] = {
1037 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1038 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1039 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1040 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
1041 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1042 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1043 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1044 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1045 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1046 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1047 /* RDH is read-only for i350, only test RDT. */
1048 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1049 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1050 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1051 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1052 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1053 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1054 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1055 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1056 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1057 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1058 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1059 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1060 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1061 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1062 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1063 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1064 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1065 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1066 0xFFFFFFFF, 0xFFFFFFFF },
1067 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1068 0xC3FFFFFF, 0xFFFFFFFF },
1069 { E1000_RA2, 0, 16, TABLE64_TEST_LO,
1070 0xFFFFFFFF, 0xFFFFFFFF },
1071 { E1000_RA2, 0, 16, TABLE64_TEST_HI,
1072 0xC3FFFFFF, 0xFFFFFFFF },
1073 { E1000_MTA, 0, 128, TABLE32_TEST,
1074 0xFFFFFFFF, 0xFFFFFFFF },
1078 /* 82580 reg test */
1079 static struct igb_reg_test reg_test_82580[] = {
1080 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1081 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1082 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1083 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1084 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1085 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1086 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1087 { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1088 { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1089 { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1090 /* RDH is read-only for 82580, only test RDT. */
1091 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1092 { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1093 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1094 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1095 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1096 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1097 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1098 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1099 { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1100 { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1101 { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1102 { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1103 { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1104 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1105 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1106 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1107 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1108 { E1000_RA, 0, 16, TABLE64_TEST_LO,
1109 0xFFFFFFFF, 0xFFFFFFFF },
1110 { E1000_RA, 0, 16, TABLE64_TEST_HI,
1111 0x83FFFFFF, 0xFFFFFFFF },
1112 { E1000_RA2, 0, 8, TABLE64_TEST_LO,
1113 0xFFFFFFFF, 0xFFFFFFFF },
1114 { E1000_RA2, 0, 8, TABLE64_TEST_HI,
1115 0x83FFFFFF, 0xFFFFFFFF },
1116 { E1000_MTA, 0, 128, TABLE32_TEST,
1117 0xFFFFFFFF, 0xFFFFFFFF },
1121 /* 82576 reg test */
1122 static struct igb_reg_test reg_test_82576[] = {
1123 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1124 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1125 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1126 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1127 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1128 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1129 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1130 { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1131 { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1132 { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1133 /* Enable all RX queues before testing. */
1134 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
1135 E1000_RXDCTL_QUEUE_ENABLE },
1136 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0,
1137 E1000_RXDCTL_QUEUE_ENABLE },
1138 /* RDH is read-only for 82576, only test RDT. */
1139 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1140 { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1141 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1142 { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
1143 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1144 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1145 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1146 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1147 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1148 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1149 { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1150 { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1151 { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
1152 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1153 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
1154 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
1155 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1156 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1157 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1158 { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1159 { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
1160 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1164 /* 82575 register test */
1165 static struct igb_reg_test reg_test_82575[] = {
1166 { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1167 { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1168 { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
1169 { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1170 { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1171 { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1172 { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1173 /* Enable all four RX queues before testing. */
1174 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
1175 E1000_RXDCTL_QUEUE_ENABLE },
1176 /* RDH is read-only for 82575, only test RDT. */
1177 { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1178 { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
1179 { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
1180 { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1181 { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
1182 { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1183 { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1184 { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1185 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1186 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
1187 { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
1188 { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
1189 { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
1190 { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1191 { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
1192 { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1196 static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
1197 int reg, u32 mask, u32 write)
1199 struct e1000_hw *hw = &adapter->hw;
1201 static const u32 _test[] = {
1202 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
1203 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
1204 wr32(reg, (_test[pat] & write));
1205 val = rd32(reg) & mask;
1206 if (val != (_test[pat] & write & mask)) {
1207 dev_err(&adapter->pdev->dev,
1208 "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
1209 reg, val, (_test[pat] & write & mask));
1218 static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
1219 int reg, u32 mask, u32 write)
1221 struct e1000_hw *hw = &adapter->hw;
1224 wr32(reg, write & mask);
1226 if ((write & mask) != (val & mask)) {
1227 dev_err(&adapter->pdev->dev,
1228 "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1229 reg, (val & mask), (write & mask));
1237 #define REG_PATTERN_TEST(reg, mask, write) \
1239 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1243 #define REG_SET_AND_CHECK(reg, mask, write) \
1245 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1249 static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
1251 struct e1000_hw *hw = &adapter->hw;
1252 struct igb_reg_test *test;
1253 u32 value, before, after;
1256 switch (adapter->hw.mac.type) {
1259 test = reg_test_i350;
1260 toggle = 0x7FEFF3FF;
1264 test = reg_test_i210;
1265 toggle = 0x7FEFF3FF;
1268 test = reg_test_82580;
1269 toggle = 0x7FEFF3FF;
1272 test = reg_test_82576;
1273 toggle = 0x7FFFF3FF;
1276 test = reg_test_82575;
1277 toggle = 0x7FFFF3FF;
1281 /* Because the status register is such a special case,
1282 * we handle it separately from the rest of the register
1283 * tests. Some bits are read-only, some toggle, and some
1284 * are writable on newer MACs.
1286 before = rd32(E1000_STATUS);
1287 value = (rd32(E1000_STATUS) & toggle);
1288 wr32(E1000_STATUS, toggle);
1289 after = rd32(E1000_STATUS) & toggle;
1290 if (value != after) {
1291 dev_err(&adapter->pdev->dev,
1292 "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1297 /* restore previous status */
1298 wr32(E1000_STATUS, before);
1300 /* Perform the remainder of the register test, looping through
1301 * the test table until we either fail or reach the null entry.
1304 for (i = 0; i < test->array_len; i++) {
1305 switch (test->test_type) {
1307 REG_PATTERN_TEST(test->reg +
1308 (i * test->reg_offset),
1313 REG_SET_AND_CHECK(test->reg +
1314 (i * test->reg_offset),
1320 (adapter->hw.hw_addr + test->reg)
1321 + (i * test->reg_offset));
1324 REG_PATTERN_TEST(test->reg + (i * 4),
1328 case TABLE64_TEST_LO:
1329 REG_PATTERN_TEST(test->reg + (i * 8),
1333 case TABLE64_TEST_HI:
1334 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1347 static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
1349 struct e1000_hw *hw = &adapter->hw;
1353 /* Validate eeprom on all parts but flashless */
1354 switch (hw->mac.type) {
1357 if (igb_get_flash_presence_i210(hw)) {
1358 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1363 if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
1371 static irqreturn_t igb_test_intr(int irq, void *data)
1373 struct igb_adapter *adapter = (struct igb_adapter *) data;
1374 struct e1000_hw *hw = &adapter->hw;
1376 adapter->test_icr |= rd32(E1000_ICR);
1381 static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
1383 struct e1000_hw *hw = &adapter->hw;
1384 struct net_device *netdev = adapter->netdev;
1385 u32 mask, ics_mask, i = 0, shared_int = true;
1386 u32 irq = adapter->pdev->irq;
1390 /* Hook up test interrupt handler just for this test */
1391 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
1392 if (request_irq(adapter->msix_entries[0].vector,
1393 igb_test_intr, 0, netdev->name, adapter)) {
1397 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
1399 if (request_irq(irq,
1400 igb_test_intr, 0, netdev->name, adapter)) {
1404 } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
1405 netdev->name, adapter)) {
1407 } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
1408 netdev->name, adapter)) {
1412 dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
1413 (shared_int ? "shared" : "unshared"));
1415 /* Disable all the interrupts */
1416 wr32(E1000_IMC, ~0);
1418 usleep_range(10000, 11000);
1420 /* Define all writable bits for ICS */
1421 switch (hw->mac.type) {
1423 ics_mask = 0x37F47EDD;
1426 ics_mask = 0x77D4FBFD;
1429 ics_mask = 0x77DCFED5;
1435 ics_mask = 0x77DCFED5;
1438 ics_mask = 0x7FFFFFFF;
1442 /* Test each interrupt */
1443 for (; i < 31; i++) {
1444 /* Interrupt to test */
1447 if (!(mask & ics_mask))
1451 /* Disable the interrupt to be reported in
1452 * the cause register and then force the same
1453 * interrupt and see if one gets posted. If
1454 * an interrupt was posted to the bus, the
1457 adapter->test_icr = 0;
1459 /* Flush any pending interrupts */
1460 wr32(E1000_ICR, ~0);
1462 wr32(E1000_IMC, mask);
1463 wr32(E1000_ICS, mask);
1465 usleep_range(10000, 11000);
1467 if (adapter->test_icr & mask) {
1473 /* Enable the interrupt to be reported in
1474 * the cause register and then force the same
1475 * interrupt and see if one gets posted. If
1476 * an interrupt was not posted to the bus, the
1479 adapter->test_icr = 0;
1481 /* Flush any pending interrupts */
1482 wr32(E1000_ICR, ~0);
1484 wr32(E1000_IMS, mask);
1485 wr32(E1000_ICS, mask);
1487 usleep_range(10000, 11000);
1489 if (!(adapter->test_icr & mask)) {
1495 /* Disable the other interrupts to be reported in
1496 * the cause register and then force the other
1497 * interrupts and see if any get posted. If
1498 * an interrupt was posted to the bus, the
1501 adapter->test_icr = 0;
1503 /* Flush any pending interrupts */
1504 wr32(E1000_ICR, ~0);
1506 wr32(E1000_IMC, ~mask);
1507 wr32(E1000_ICS, ~mask);
1509 usleep_range(10000, 11000);
1511 if (adapter->test_icr & mask) {
1518 /* Disable all the interrupts */
1519 wr32(E1000_IMC, ~0);
1521 usleep_range(10000, 11000);
1523 /* Unhook test interrupt handler */
1524 if (adapter->flags & IGB_FLAG_HAS_MSIX)
1525 free_irq(adapter->msix_entries[0].vector, adapter);
1527 free_irq(irq, adapter);
1532 static void igb_free_desc_rings(struct igb_adapter *adapter)
1534 igb_free_tx_resources(&adapter->test_tx_ring);
1535 igb_free_rx_resources(&adapter->test_rx_ring);
1538 static int igb_setup_desc_rings(struct igb_adapter *adapter)
1540 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1541 struct igb_ring *rx_ring = &adapter->test_rx_ring;
1542 struct e1000_hw *hw = &adapter->hw;
1545 /* Setup Tx descriptor ring and Tx buffers */
1546 tx_ring->count = IGB_DEFAULT_TXD;
1547 tx_ring->dev = &adapter->pdev->dev;
1548 tx_ring->netdev = adapter->netdev;
1549 tx_ring->reg_idx = adapter->vfs_allocated_count;
1551 if (igb_setup_tx_resources(tx_ring)) {
1556 igb_setup_tctl(adapter);
1557 igb_configure_tx_ring(adapter, tx_ring);
1559 /* Setup Rx descriptor ring and Rx buffers */
1560 rx_ring->count = IGB_DEFAULT_RXD;
1561 rx_ring->dev = &adapter->pdev->dev;
1562 rx_ring->netdev = adapter->netdev;
1563 rx_ring->reg_idx = adapter->vfs_allocated_count;
1565 if (igb_setup_rx_resources(rx_ring)) {
1570 /* set the default queue to queue 0 of PF */
1571 wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
1573 /* enable receive ring */
1574 igb_setup_rctl(adapter);
1575 igb_configure_rx_ring(adapter, rx_ring);
1577 igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
1582 igb_free_desc_rings(adapter);
1586 static void igb_phy_disable_receiver(struct igb_adapter *adapter)
1588 struct e1000_hw *hw = &adapter->hw;
1590 /* Write out to PHY registers 29 and 30 to disable the Receiver. */
1591 igb_write_phy_reg(hw, 29, 0x001F);
1592 igb_write_phy_reg(hw, 30, 0x8FFC);
1593 igb_write_phy_reg(hw, 29, 0x001A);
1594 igb_write_phy_reg(hw, 30, 0x8FF0);
1597 static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
1599 struct e1000_hw *hw = &adapter->hw;
1602 hw->mac.autoneg = false;
1604 if (hw->phy.type == e1000_phy_m88) {
1605 if (hw->phy.id != I210_I_PHY_ID) {
1606 /* Auto-MDI/MDIX Off */
1607 igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
1608 /* reset to update Auto-MDI/MDIX */
1609 igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
1611 igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
1613 /* force 1000, set loopback */
1614 igb_write_phy_reg(hw, I347AT4_PAGE_SELECT, 0);
1615 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
1617 } else if (hw->phy.type == e1000_phy_82580) {
1618 /* enable MII loopback */
1619 igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
1622 /* add small delay to avoid loopback test failure */
1625 /* force 1000, set loopback */
1626 igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
1628 /* Now set up the MAC to the same speed/duplex as the PHY. */
1629 ctrl_reg = rd32(E1000_CTRL);
1630 ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
1631 ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
1632 E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
1633 E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
1634 E1000_CTRL_FD | /* Force Duplex to FULL */
1635 E1000_CTRL_SLU); /* Set link up enable bit */
1637 if (hw->phy.type == e1000_phy_m88)
1638 ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
1640 wr32(E1000_CTRL, ctrl_reg);
1642 /* Disable the receiver on the PHY so when a cable is plugged in, the
1643 * PHY does not begin to autoneg when a cable is reconnected to the NIC.
1645 if (hw->phy.type == e1000_phy_m88)
1646 igb_phy_disable_receiver(adapter);
1652 static int igb_set_phy_loopback(struct igb_adapter *adapter)
1654 return igb_integrated_phy_loopback(adapter);
1657 static int igb_setup_loopback_test(struct igb_adapter *adapter)
1659 struct e1000_hw *hw = &adapter->hw;
1662 reg = rd32(E1000_CTRL_EXT);
1664 /* use CTRL_EXT to identify link type as SGMII can appear as copper */
1665 if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
1666 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1667 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1668 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
1669 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1670 (hw->device_id == E1000_DEV_ID_I354_SGMII) ||
1671 (hw->device_id == E1000_DEV_ID_I354_BACKPLANE_2_5GBPS)) {
1672 /* Enable DH89xxCC MPHY for near end loopback */
1673 reg = rd32(E1000_MPHY_ADDR_CTL);
1674 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1675 E1000_MPHY_PCS_CLK_REG_OFFSET;
1676 wr32(E1000_MPHY_ADDR_CTL, reg);
1678 reg = rd32(E1000_MPHY_DATA);
1679 reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1680 wr32(E1000_MPHY_DATA, reg);
1683 reg = rd32(E1000_RCTL);
1684 reg |= E1000_RCTL_LBM_TCVR;
1685 wr32(E1000_RCTL, reg);
1687 wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
1689 reg = rd32(E1000_CTRL);
1690 reg &= ~(E1000_CTRL_RFCE |
1693 reg |= E1000_CTRL_SLU |
1695 wr32(E1000_CTRL, reg);
1697 /* Unset switch control to serdes energy detect */
1698 reg = rd32(E1000_CONNSW);
1699 reg &= ~E1000_CONNSW_ENRGSRC;
1700 wr32(E1000_CONNSW, reg);
1702 /* Unset sigdetect for SERDES loopback on
1703 * 82580 and newer devices.
1705 if (hw->mac.type >= e1000_82580) {
1706 reg = rd32(E1000_PCS_CFG0);
1707 reg |= E1000_PCS_CFG_IGN_SD;
1708 wr32(E1000_PCS_CFG0, reg);
1711 /* Set PCS register for forced speed */
1712 reg = rd32(E1000_PCS_LCTL);
1713 reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
1714 reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
1715 E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
1716 E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
1717 E1000_PCS_LCTL_FSD | /* Force Speed */
1718 E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
1719 wr32(E1000_PCS_LCTL, reg);
1724 return igb_set_phy_loopback(adapter);
1727 static void igb_loopback_cleanup(struct igb_adapter *adapter)
1729 struct e1000_hw *hw = &adapter->hw;
1733 if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
1734 (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
1735 (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
1736 (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
1737 (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
1740 /* Disable near end loopback on DH89xxCC */
1741 reg = rd32(E1000_MPHY_ADDR_CTL);
1742 reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
1743 E1000_MPHY_PCS_CLK_REG_OFFSET;
1744 wr32(E1000_MPHY_ADDR_CTL, reg);
1746 reg = rd32(E1000_MPHY_DATA);
1747 reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
1748 wr32(E1000_MPHY_DATA, reg);
1751 rctl = rd32(E1000_RCTL);
1752 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
1753 wr32(E1000_RCTL, rctl);
1755 hw->mac.autoneg = true;
1756 igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
1757 if (phy_reg & MII_CR_LOOPBACK) {
1758 phy_reg &= ~MII_CR_LOOPBACK;
1759 igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
1760 igb_phy_sw_reset(hw);
1764 static void igb_create_lbtest_frame(struct sk_buff *skb,
1765 unsigned int frame_size)
1767 memset(skb->data, 0xFF, frame_size);
1769 memset(&skb->data[frame_size], 0xAA, frame_size - 1);
1770 memset(&skb->data[frame_size + 10], 0xBE, 1);
1771 memset(&skb->data[frame_size + 12], 0xAF, 1);
1774 static int igb_check_lbtest_frame(struct igb_rx_buffer *rx_buffer,
1775 unsigned int frame_size)
1777 unsigned char *data;
1782 data = kmap(rx_buffer->page);
1784 if (data[3] != 0xFF ||
1785 data[frame_size + 10] != 0xBE ||
1786 data[frame_size + 12] != 0xAF)
1789 kunmap(rx_buffer->page);
1794 static int igb_clean_test_rings(struct igb_ring *rx_ring,
1795 struct igb_ring *tx_ring,
1798 union e1000_adv_rx_desc *rx_desc;
1799 struct igb_rx_buffer *rx_buffer_info;
1800 struct igb_tx_buffer *tx_buffer_info;
1801 u16 rx_ntc, tx_ntc, count = 0;
1803 /* initialize next to clean and descriptor values */
1804 rx_ntc = rx_ring->next_to_clean;
1805 tx_ntc = tx_ring->next_to_clean;
1806 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
1808 while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
1809 /* check Rx buffer */
1810 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1812 /* sync Rx buffer for CPU read */
1813 dma_sync_single_for_cpu(rx_ring->dev,
1814 rx_buffer_info->dma,
1818 /* verify contents of skb */
1819 if (igb_check_lbtest_frame(rx_buffer_info, size))
1822 /* sync Rx buffer for device write */
1823 dma_sync_single_for_device(rx_ring->dev,
1824 rx_buffer_info->dma,
1828 /* unmap buffer on Tx side */
1829 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
1830 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
1832 /* increment Rx/Tx next to clean counters */
1834 if (rx_ntc == rx_ring->count)
1837 if (tx_ntc == tx_ring->count)
1840 /* fetch next descriptor */
1841 rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
1844 netdev_tx_reset_queue(txring_txq(tx_ring));
1846 /* re-map buffers to ring, store next to clean values */
1847 igb_alloc_rx_buffers(rx_ring, count);
1848 rx_ring->next_to_clean = rx_ntc;
1849 tx_ring->next_to_clean = tx_ntc;
1854 static int igb_run_loopback_test(struct igb_adapter *adapter)
1856 struct igb_ring *tx_ring = &adapter->test_tx_ring;
1857 struct igb_ring *rx_ring = &adapter->test_rx_ring;
1858 u16 i, j, lc, good_cnt;
1860 unsigned int size = IGB_RX_HDR_LEN;
1861 netdev_tx_t tx_ret_val;
1862 struct sk_buff *skb;
1864 /* allocate test skb */
1865 skb = alloc_skb(size, GFP_KERNEL);
1869 /* place data into test skb */
1870 igb_create_lbtest_frame(skb, size);
1873 /* Calculate the loop count based on the largest descriptor ring
1874 * The idea is to wrap the largest ring a number of times using 64
1875 * send/receive pairs during each loop
1878 if (rx_ring->count <= tx_ring->count)
1879 lc = ((tx_ring->count / 64) * 2) + 1;
1881 lc = ((rx_ring->count / 64) * 2) + 1;
1883 for (j = 0; j <= lc; j++) { /* loop count loop */
1884 /* reset count of good packets */
1887 /* place 64 packets on the transmit queue*/
1888 for (i = 0; i < 64; i++) {
1890 tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
1891 if (tx_ret_val == NETDEV_TX_OK)
1895 if (good_cnt != 64) {
1900 /* allow 200 milliseconds for packets to go from Tx to Rx */
1903 good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
1904 if (good_cnt != 64) {
1908 } /* end loop count loop */
1910 /* free the original skb */
1916 static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
1918 /* PHY loopback cannot be performed if SoL/IDER
1919 * sessions are active
1921 if (igb_check_reset_block(&adapter->hw)) {
1922 dev_err(&adapter->pdev->dev,
1923 "Cannot do PHY loopback test when SoL/IDER is active.\n");
1928 if (adapter->hw.mac.type == e1000_i354) {
1929 dev_info(&adapter->pdev->dev,
1930 "Loopback test not supported on i354.\n");
1934 *data = igb_setup_desc_rings(adapter);
1937 *data = igb_setup_loopback_test(adapter);
1940 *data = igb_run_loopback_test(adapter);
1941 igb_loopback_cleanup(adapter);
1944 igb_free_desc_rings(adapter);
1949 static int igb_link_test(struct igb_adapter *adapter, u64 *data)
1951 struct e1000_hw *hw = &adapter->hw;
1953 if (hw->phy.media_type == e1000_media_type_internal_serdes) {
1956 hw->mac.serdes_has_link = false;
1958 /* On some blade server designs, link establishment
1959 * could take as long as 2-3 minutes
1962 hw->mac.ops.check_for_link(&adapter->hw);
1963 if (hw->mac.serdes_has_link)
1966 } while (i++ < 3750);
1970 hw->mac.ops.check_for_link(&adapter->hw);
1971 if (hw->mac.autoneg)
1974 if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
1980 static void igb_diag_test(struct net_device *netdev,
1981 struct ethtool_test *eth_test, u64 *data)
1983 struct igb_adapter *adapter = netdev_priv(netdev);
1984 u16 autoneg_advertised;
1985 u8 forced_speed_duplex, autoneg;
1986 bool if_running = netif_running(netdev);
1988 set_bit(__IGB_TESTING, &adapter->state);
1990 /* can't do offline tests on media switching devices */
1991 if (adapter->hw.dev_spec._82575.mas_capable)
1992 eth_test->flags &= ~ETH_TEST_FL_OFFLINE;
1993 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1996 /* save speed, duplex, autoneg settings */
1997 autoneg_advertised = adapter->hw.phy.autoneg_advertised;
1998 forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
1999 autoneg = adapter->hw.mac.autoneg;
2001 dev_info(&adapter->pdev->dev, "offline testing starting\n");
2003 /* power up link for link test */
2004 igb_power_up_link(adapter);
2006 /* Link test performed before hardware reset so autoneg doesn't
2007 * interfere with test result
2009 if (igb_link_test(adapter, &data[4]))
2010 eth_test->flags |= ETH_TEST_FL_FAILED;
2013 /* indicate we're in test mode */
2018 if (igb_reg_test(adapter, &data[0]))
2019 eth_test->flags |= ETH_TEST_FL_FAILED;
2022 if (igb_eeprom_test(adapter, &data[1]))
2023 eth_test->flags |= ETH_TEST_FL_FAILED;
2026 if (igb_intr_test(adapter, &data[2]))
2027 eth_test->flags |= ETH_TEST_FL_FAILED;
2030 /* power up link for loopback test */
2031 igb_power_up_link(adapter);
2032 if (igb_loopback_test(adapter, &data[3]))
2033 eth_test->flags |= ETH_TEST_FL_FAILED;
2035 /* restore speed, duplex, autoneg settings */
2036 adapter->hw.phy.autoneg_advertised = autoneg_advertised;
2037 adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
2038 adapter->hw.mac.autoneg = autoneg;
2040 /* force this routine to wait until autoneg complete/timeout */
2041 adapter->hw.phy.autoneg_wait_to_complete = true;
2043 adapter->hw.phy.autoneg_wait_to_complete = false;
2045 clear_bit(__IGB_TESTING, &adapter->state);
2049 dev_info(&adapter->pdev->dev, "online testing starting\n");
2051 /* PHY is powered down when interface is down */
2052 if (if_running && igb_link_test(adapter, &data[4]))
2053 eth_test->flags |= ETH_TEST_FL_FAILED;
2057 /* Online tests aren't run; pass by default */
2063 clear_bit(__IGB_TESTING, &adapter->state);
2065 msleep_interruptible(4 * 1000);
2068 static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2070 struct igb_adapter *adapter = netdev_priv(netdev);
2074 if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
2077 wol->supported = WAKE_UCAST | WAKE_MCAST |
2078 WAKE_BCAST | WAKE_MAGIC |
2081 /* apply any specific unsupported masks here */
2082 switch (adapter->hw.device_id) {
2087 if (adapter->wol & E1000_WUFC_EX)
2088 wol->wolopts |= WAKE_UCAST;
2089 if (adapter->wol & E1000_WUFC_MC)
2090 wol->wolopts |= WAKE_MCAST;
2091 if (adapter->wol & E1000_WUFC_BC)
2092 wol->wolopts |= WAKE_BCAST;
2093 if (adapter->wol & E1000_WUFC_MAG)
2094 wol->wolopts |= WAKE_MAGIC;
2095 if (adapter->wol & E1000_WUFC_LNKC)
2096 wol->wolopts |= WAKE_PHY;
2099 static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2101 struct igb_adapter *adapter = netdev_priv(netdev);
2103 if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
2106 if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
2107 return wol->wolopts ? -EOPNOTSUPP : 0;
2109 /* these settings will always override what we currently have */
2112 if (wol->wolopts & WAKE_UCAST)
2113 adapter->wol |= E1000_WUFC_EX;
2114 if (wol->wolopts & WAKE_MCAST)
2115 adapter->wol |= E1000_WUFC_MC;
2116 if (wol->wolopts & WAKE_BCAST)
2117 adapter->wol |= E1000_WUFC_BC;
2118 if (wol->wolopts & WAKE_MAGIC)
2119 adapter->wol |= E1000_WUFC_MAG;
2120 if (wol->wolopts & WAKE_PHY)
2121 adapter->wol |= E1000_WUFC_LNKC;
2122 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2127 /* bit defines for adapter->led_status */
2128 #define IGB_LED_ON 0
2130 static int igb_set_phys_id(struct net_device *netdev,
2131 enum ethtool_phys_id_state state)
2133 struct igb_adapter *adapter = netdev_priv(netdev);
2134 struct e1000_hw *hw = &adapter->hw;
2137 case ETHTOOL_ID_ACTIVE:
2143 case ETHTOOL_ID_OFF:
2146 case ETHTOOL_ID_INACTIVE:
2148 clear_bit(IGB_LED_ON, &adapter->led_status);
2149 igb_cleanup_led(hw);
2156 static int igb_set_coalesce(struct net_device *netdev,
2157 struct ethtool_coalesce *ec)
2159 struct igb_adapter *adapter = netdev_priv(netdev);
2162 if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2163 ((ec->rx_coalesce_usecs > 3) &&
2164 (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2165 (ec->rx_coalesce_usecs == 2))
2168 if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
2169 ((ec->tx_coalesce_usecs > 3) &&
2170 (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
2171 (ec->tx_coalesce_usecs == 2))
2174 if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
2177 /* If ITR is disabled, disable DMAC */
2178 if (ec->rx_coalesce_usecs == 0) {
2179 if (adapter->flags & IGB_FLAG_DMAC)
2180 adapter->flags &= ~IGB_FLAG_DMAC;
2183 /* convert to rate of irq's per second */
2184 if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
2185 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
2187 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2189 /* convert to rate of irq's per second */
2190 if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
2191 adapter->tx_itr_setting = adapter->rx_itr_setting;
2192 else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
2193 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
2195 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2197 for (i = 0; i < adapter->num_q_vectors; i++) {
2198 struct igb_q_vector *q_vector = adapter->q_vector[i];
2199 q_vector->tx.work_limit = adapter->tx_work_limit;
2200 if (q_vector->rx.ring)
2201 q_vector->itr_val = adapter->rx_itr_setting;
2203 q_vector->itr_val = adapter->tx_itr_setting;
2204 if (q_vector->itr_val && q_vector->itr_val <= 3)
2205 q_vector->itr_val = IGB_START_ITR;
2206 q_vector->set_itr = 1;
2212 static int igb_get_coalesce(struct net_device *netdev,
2213 struct ethtool_coalesce *ec)
2215 struct igb_adapter *adapter = netdev_priv(netdev);
2217 if (adapter->rx_itr_setting <= 3)
2218 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2220 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
2222 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
2223 if (adapter->tx_itr_setting <= 3)
2224 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2226 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
2232 static int igb_nway_reset(struct net_device *netdev)
2234 struct igb_adapter *adapter = netdev_priv(netdev);
2235 if (netif_running(netdev))
2236 igb_reinit_locked(adapter);
2240 static int igb_get_sset_count(struct net_device *netdev, int sset)
2244 return IGB_STATS_LEN;
2246 return IGB_TEST_LEN;
2252 static void igb_get_ethtool_stats(struct net_device *netdev,
2253 struct ethtool_stats *stats, u64 *data)
2255 struct igb_adapter *adapter = netdev_priv(netdev);
2256 struct rtnl_link_stats64 *net_stats = &adapter->stats64;
2258 struct igb_ring *ring;
2262 spin_lock(&adapter->stats64_lock);
2263 igb_update_stats(adapter, net_stats);
2265 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2266 p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
2267 data[i] = (igb_gstrings_stats[i].sizeof_stat ==
2268 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2270 for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
2271 p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
2272 data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
2273 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2275 for (j = 0; j < adapter->num_tx_queues; j++) {
2278 ring = adapter->tx_ring[j];
2280 start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
2281 data[i] = ring->tx_stats.packets;
2282 data[i+1] = ring->tx_stats.bytes;
2283 data[i+2] = ring->tx_stats.restart_queue;
2284 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
2286 start = u64_stats_fetch_begin_irq(&ring->tx_syncp2);
2287 restart2 = ring->tx_stats.restart_queue2;
2288 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp2, start));
2289 data[i+2] += restart2;
2291 i += IGB_TX_QUEUE_STATS_LEN;
2293 for (j = 0; j < adapter->num_rx_queues; j++) {
2294 ring = adapter->rx_ring[j];
2296 start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
2297 data[i] = ring->rx_stats.packets;
2298 data[i+1] = ring->rx_stats.bytes;
2299 data[i+2] = ring->rx_stats.drops;
2300 data[i+3] = ring->rx_stats.csum_err;
2301 data[i+4] = ring->rx_stats.alloc_failed;
2302 } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
2303 i += IGB_RX_QUEUE_STATS_LEN;
2305 spin_unlock(&adapter->stats64_lock);
2308 static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2310 struct igb_adapter *adapter = netdev_priv(netdev);
2314 switch (stringset) {
2316 memcpy(data, *igb_gstrings_test,
2317 IGB_TEST_LEN*ETH_GSTRING_LEN);
2320 for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
2321 memcpy(p, igb_gstrings_stats[i].stat_string,
2323 p += ETH_GSTRING_LEN;
2325 for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
2326 memcpy(p, igb_gstrings_net_stats[i].stat_string,
2328 p += ETH_GSTRING_LEN;
2330 for (i = 0; i < adapter->num_tx_queues; i++) {
2331 sprintf(p, "tx_queue_%u_packets", i);
2332 p += ETH_GSTRING_LEN;
2333 sprintf(p, "tx_queue_%u_bytes", i);
2334 p += ETH_GSTRING_LEN;
2335 sprintf(p, "tx_queue_%u_restart", i);
2336 p += ETH_GSTRING_LEN;
2338 for (i = 0; i < adapter->num_rx_queues; i++) {
2339 sprintf(p, "rx_queue_%u_packets", i);
2340 p += ETH_GSTRING_LEN;
2341 sprintf(p, "rx_queue_%u_bytes", i);
2342 p += ETH_GSTRING_LEN;
2343 sprintf(p, "rx_queue_%u_drops", i);
2344 p += ETH_GSTRING_LEN;
2345 sprintf(p, "rx_queue_%u_csum_err", i);
2346 p += ETH_GSTRING_LEN;
2347 sprintf(p, "rx_queue_%u_alloc_failed", i);
2348 p += ETH_GSTRING_LEN;
2350 /* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
2355 static int igb_get_ts_info(struct net_device *dev,
2356 struct ethtool_ts_info *info)
2358 struct igb_adapter *adapter = netdev_priv(dev);
2360 if (adapter->ptp_clock)
2361 info->phc_index = ptp_clock_index(adapter->ptp_clock);
2363 info->phc_index = -1;
2365 switch (adapter->hw.mac.type) {
2367 info->so_timestamping =
2368 SOF_TIMESTAMPING_TX_SOFTWARE |
2369 SOF_TIMESTAMPING_RX_SOFTWARE |
2370 SOF_TIMESTAMPING_SOFTWARE;
2378 info->so_timestamping =
2379 SOF_TIMESTAMPING_TX_SOFTWARE |
2380 SOF_TIMESTAMPING_RX_SOFTWARE |
2381 SOF_TIMESTAMPING_SOFTWARE |
2382 SOF_TIMESTAMPING_TX_HARDWARE |
2383 SOF_TIMESTAMPING_RX_HARDWARE |
2384 SOF_TIMESTAMPING_RAW_HARDWARE;
2387 (1 << HWTSTAMP_TX_OFF) |
2388 (1 << HWTSTAMP_TX_ON);
2390 info->rx_filters = 1 << HWTSTAMP_FILTER_NONE;
2392 /* 82576 does not support timestamping all packets. */
2393 if (adapter->hw.mac.type >= e1000_82580)
2394 info->rx_filters |= 1 << HWTSTAMP_FILTER_ALL;
2397 (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
2398 (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
2399 (1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
2400 (1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
2401 (1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
2402 (1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
2403 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
2411 static int igb_get_rss_hash_opts(struct igb_adapter *adapter,
2412 struct ethtool_rxnfc *cmd)
2416 /* Report default options for RSS on igb */
2417 switch (cmd->flow_type) {
2419 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2422 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2423 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2426 case AH_ESP_V4_FLOW:
2430 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2433 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2436 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2437 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
2440 case AH_ESP_V6_FLOW:
2444 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2453 static int igb_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
2456 struct igb_adapter *adapter = netdev_priv(dev);
2457 int ret = -EOPNOTSUPP;
2460 case ETHTOOL_GRXRINGS:
2461 cmd->data = adapter->num_rx_queues;
2465 ret = igb_get_rss_hash_opts(adapter, cmd);
2474 #define UDP_RSS_FLAGS (IGB_FLAG_RSS_FIELD_IPV4_UDP | \
2475 IGB_FLAG_RSS_FIELD_IPV6_UDP)
2476 static int igb_set_rss_hash_opt(struct igb_adapter *adapter,
2477 struct ethtool_rxnfc *nfc)
2479 u32 flags = adapter->flags;
2481 /* RSS does not support anything other than hashing
2482 * to queues on src and dst IPs and ports
2484 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2485 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2488 switch (nfc->flow_type) {
2491 if (!(nfc->data & RXH_IP_SRC) ||
2492 !(nfc->data & RXH_IP_DST) ||
2493 !(nfc->data & RXH_L4_B_0_1) ||
2494 !(nfc->data & RXH_L4_B_2_3))
2498 if (!(nfc->data & RXH_IP_SRC) ||
2499 !(nfc->data & RXH_IP_DST))
2501 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2503 flags &= ~IGB_FLAG_RSS_FIELD_IPV4_UDP;
2505 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2506 flags |= IGB_FLAG_RSS_FIELD_IPV4_UDP;
2513 if (!(nfc->data & RXH_IP_SRC) ||
2514 !(nfc->data & RXH_IP_DST))
2516 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2518 flags &= ~IGB_FLAG_RSS_FIELD_IPV6_UDP;
2520 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2521 flags |= IGB_FLAG_RSS_FIELD_IPV6_UDP;
2527 case AH_ESP_V4_FLOW:
2531 case AH_ESP_V6_FLOW:
2535 if (!(nfc->data & RXH_IP_SRC) ||
2536 !(nfc->data & RXH_IP_DST) ||
2537 (nfc->data & RXH_L4_B_0_1) ||
2538 (nfc->data & RXH_L4_B_2_3))
2545 /* if we changed something we need to update flags */
2546 if (flags != adapter->flags) {
2547 struct e1000_hw *hw = &adapter->hw;
2548 u32 mrqc = rd32(E1000_MRQC);
2550 if ((flags & UDP_RSS_FLAGS) &&
2551 !(adapter->flags & UDP_RSS_FLAGS))
2552 dev_err(&adapter->pdev->dev,
2553 "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
2555 adapter->flags = flags;
2557 /* Perform hash on these packet types */
2558 mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
2559 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2560 E1000_MRQC_RSS_FIELD_IPV6 |
2561 E1000_MRQC_RSS_FIELD_IPV6_TCP;
2563 mrqc &= ~(E1000_MRQC_RSS_FIELD_IPV4_UDP |
2564 E1000_MRQC_RSS_FIELD_IPV6_UDP);
2566 if (flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
2567 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
2569 if (flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
2570 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
2572 wr32(E1000_MRQC, mrqc);
2578 static int igb_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2580 struct igb_adapter *adapter = netdev_priv(dev);
2581 int ret = -EOPNOTSUPP;
2585 ret = igb_set_rss_hash_opt(adapter, cmd);
2594 static int igb_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
2596 struct igb_adapter *adapter = netdev_priv(netdev);
2597 struct e1000_hw *hw = &adapter->hw;
2601 if ((hw->mac.type < e1000_i350) ||
2602 (hw->phy.media_type != e1000_media_type_copper))
2605 edata->supported = (SUPPORTED_1000baseT_Full |
2606 SUPPORTED_100baseT_Full);
2607 if (!hw->dev_spec._82575.eee_disable)
2609 mmd_eee_adv_to_ethtool_adv_t(adapter->eee_advert);
2611 /* The IPCNFG and EEER registers are not supported on I354. */
2612 if (hw->mac.type == e1000_i354) {
2613 igb_get_eee_status_i354(hw, (bool *)&edata->eee_active);
2617 eeer = rd32(E1000_EEER);
2619 /* EEE status on negotiated link */
2620 if (eeer & E1000_EEER_EEE_NEG)
2621 edata->eee_active = true;
2623 if (eeer & E1000_EEER_TX_LPI_EN)
2624 edata->tx_lpi_enabled = true;
2627 /* EEE Link Partner Advertised */
2628 switch (hw->mac.type) {
2630 ret_val = igb_read_emi_reg(hw, E1000_EEE_LP_ADV_ADDR_I350,
2635 edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
2640 ret_val = igb_read_xmdio_reg(hw, E1000_EEE_LP_ADV_ADDR_I210,
2641 E1000_EEE_LP_ADV_DEV_I210,
2646 edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
2653 edata->eee_enabled = !hw->dev_spec._82575.eee_disable;
2655 if ((hw->mac.type == e1000_i354) &&
2656 (edata->eee_enabled))
2657 edata->tx_lpi_enabled = true;
2659 /* Report correct negotiated EEE status for devices that
2660 * wrongly report EEE at half-duplex
2662 if (adapter->link_duplex == HALF_DUPLEX) {
2663 edata->eee_enabled = false;
2664 edata->eee_active = false;
2665 edata->tx_lpi_enabled = false;
2666 edata->advertised &= ~edata->advertised;
2672 static int igb_set_eee(struct net_device *netdev,
2673 struct ethtool_eee *edata)
2675 struct igb_adapter *adapter = netdev_priv(netdev);
2676 struct e1000_hw *hw = &adapter->hw;
2677 struct ethtool_eee eee_curr;
2678 bool adv1g_eee = true, adv100m_eee = true;
2681 if ((hw->mac.type < e1000_i350) ||
2682 (hw->phy.media_type != e1000_media_type_copper))
2685 memset(&eee_curr, 0, sizeof(struct ethtool_eee));
2687 ret_val = igb_get_eee(netdev, &eee_curr);
2691 if (eee_curr.eee_enabled) {
2692 if (eee_curr.tx_lpi_enabled != edata->tx_lpi_enabled) {
2693 dev_err(&adapter->pdev->dev,
2694 "Setting EEE tx-lpi is not supported\n");
2698 /* Tx LPI timer is not implemented currently */
2699 if (edata->tx_lpi_timer) {
2700 dev_err(&adapter->pdev->dev,
2701 "Setting EEE Tx LPI timer is not supported\n");
2705 if (!edata->advertised || (edata->advertised &
2706 ~(ADVERTISE_100_FULL | ADVERTISE_1000_FULL))) {
2707 dev_err(&adapter->pdev->dev,
2708 "EEE Advertisement supports only 100Tx and/or 100T full duplex\n");
2711 adv100m_eee = !!(edata->advertised & ADVERTISE_100_FULL);
2712 adv1g_eee = !!(edata->advertised & ADVERTISE_1000_FULL);
2714 } else if (!edata->eee_enabled) {
2715 dev_err(&adapter->pdev->dev,
2716 "Setting EEE options are not supported with EEE disabled\n");
2720 adapter->eee_advert = ethtool_adv_to_mmd_eee_adv_t(edata->advertised);
2721 if (hw->dev_spec._82575.eee_disable != !edata->eee_enabled) {
2722 hw->dev_spec._82575.eee_disable = !edata->eee_enabled;
2723 adapter->flags |= IGB_FLAG_EEE;
2726 if (netif_running(netdev))
2727 igb_reinit_locked(adapter);
2732 if (hw->mac.type == e1000_i354)
2733 ret_val = igb_set_eee_i354(hw, adv1g_eee, adv100m_eee);
2735 ret_val = igb_set_eee_i350(hw, adv1g_eee, adv100m_eee);
2738 dev_err(&adapter->pdev->dev,
2739 "Problem setting EEE advertisement options\n");
2746 static int igb_get_module_info(struct net_device *netdev,
2747 struct ethtool_modinfo *modinfo)
2749 struct igb_adapter *adapter = netdev_priv(netdev);
2750 struct e1000_hw *hw = &adapter->hw;
2752 u16 sff8472_rev, addr_mode;
2753 bool page_swap = false;
2755 if ((hw->phy.media_type == e1000_media_type_copper) ||
2756 (hw->phy.media_type == e1000_media_type_unknown))
2759 /* Check whether we support SFF-8472 or not */
2760 status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_COMP, &sff8472_rev);
2764 /* addressing mode is not supported */
2765 status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_SWAP, &addr_mode);
2769 /* addressing mode is not supported */
2770 if ((addr_mode & 0xFF) & IGB_SFF_ADDRESSING_MODE) {
2771 hw_dbg("Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
2775 if ((sff8472_rev & 0xFF) == IGB_SFF_8472_UNSUP || page_swap) {
2776 /* We have an SFP, but it does not support SFF-8472 */
2777 modinfo->type = ETH_MODULE_SFF_8079;
2778 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
2780 /* We have an SFP which supports a revision of SFF-8472 */
2781 modinfo->type = ETH_MODULE_SFF_8472;
2782 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
2788 static int igb_get_module_eeprom(struct net_device *netdev,
2789 struct ethtool_eeprom *ee, u8 *data)
2791 struct igb_adapter *adapter = netdev_priv(netdev);
2792 struct e1000_hw *hw = &adapter->hw;
2795 u16 first_word, last_word;
2801 first_word = ee->offset >> 1;
2802 last_word = (ee->offset + ee->len - 1) >> 1;
2804 dataword = kmalloc(sizeof(u16) * (last_word - first_word + 1),
2809 /* Read EEPROM block, SFF-8079/SFF-8472, word at a time */
2810 for (i = 0; i < last_word - first_word + 1; i++) {
2811 status = igb_read_phy_reg_i2c(hw, first_word + i, &dataword[i]);
2813 /* Error occurred while reading module */
2818 be16_to_cpus(&dataword[i]);
2821 memcpy(data, (u8 *)dataword + (ee->offset & 1), ee->len);
2827 static int igb_ethtool_begin(struct net_device *netdev)
2829 struct igb_adapter *adapter = netdev_priv(netdev);
2830 pm_runtime_get_sync(&adapter->pdev->dev);
2834 static void igb_ethtool_complete(struct net_device *netdev)
2836 struct igb_adapter *adapter = netdev_priv(netdev);
2837 pm_runtime_put(&adapter->pdev->dev);
2840 static u32 igb_get_rxfh_indir_size(struct net_device *netdev)
2842 return IGB_RETA_SIZE;
2845 static int igb_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
2848 struct igb_adapter *adapter = netdev_priv(netdev);
2852 *hfunc = ETH_RSS_HASH_TOP;
2855 for (i = 0; i < IGB_RETA_SIZE; i++)
2856 indir[i] = adapter->rss_indir_tbl[i];
2861 void igb_write_rss_indir_tbl(struct igb_adapter *adapter)
2863 struct e1000_hw *hw = &adapter->hw;
2864 u32 reg = E1000_RETA(0);
2868 switch (hw->mac.type) {
2873 /* 82576 supports 2 RSS queues for SR-IOV */
2874 if (adapter->vfs_allocated_count)
2881 while (i < IGB_RETA_SIZE) {
2885 for (j = 3; j >= 0; j--) {
2887 val |= adapter->rss_indir_tbl[i + j];
2890 wr32(reg, val << shift);
2896 static int igb_set_rxfh(struct net_device *netdev, const u32 *indir,
2897 const u8 *key, const u8 hfunc)
2899 struct igb_adapter *adapter = netdev_priv(netdev);
2900 struct e1000_hw *hw = &adapter->hw;
2904 /* We do not allow change in unsupported parameters */
2906 (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
2911 num_queues = adapter->rss_queues;
2913 switch (hw->mac.type) {
2915 /* 82576 supports 2 RSS queues for SR-IOV */
2916 if (adapter->vfs_allocated_count)
2923 /* Verify user input. */
2924 for (i = 0; i < IGB_RETA_SIZE; i++)
2925 if (indir[i] >= num_queues)
2929 for (i = 0; i < IGB_RETA_SIZE; i++)
2930 adapter->rss_indir_tbl[i] = indir[i];
2932 igb_write_rss_indir_tbl(adapter);
2937 static unsigned int igb_max_channels(struct igb_adapter *adapter)
2939 struct e1000_hw *hw = &adapter->hw;
2940 unsigned int max_combined = 0;
2942 switch (hw->mac.type) {
2944 max_combined = IGB_MAX_RX_QUEUES_I211;
2948 max_combined = IGB_MAX_RX_QUEUES_82575;
2951 if (!!adapter->vfs_allocated_count) {
2957 if (!!adapter->vfs_allocated_count) {
2965 max_combined = IGB_MAX_RX_QUEUES;
2969 return max_combined;
2972 static void igb_get_channels(struct net_device *netdev,
2973 struct ethtool_channels *ch)
2975 struct igb_adapter *adapter = netdev_priv(netdev);
2977 /* Report maximum channels */
2978 ch->max_combined = igb_max_channels(adapter);
2980 /* Report info for other vector */
2981 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
2982 ch->max_other = NON_Q_VECTORS;
2983 ch->other_count = NON_Q_VECTORS;
2986 ch->combined_count = adapter->rss_queues;
2989 static int igb_set_channels(struct net_device *netdev,
2990 struct ethtool_channels *ch)
2992 struct igb_adapter *adapter = netdev_priv(netdev);
2993 unsigned int count = ch->combined_count;
2994 unsigned int max_combined = 0;
2996 /* Verify they are not requesting separate vectors */
2997 if (!count || ch->rx_count || ch->tx_count)
3000 /* Verify other_count is valid and has not been changed */
3001 if (ch->other_count != NON_Q_VECTORS)
3004 /* Verify the number of channels doesn't exceed hw limits */
3005 max_combined = igb_max_channels(adapter);
3006 if (count > max_combined)
3009 if (count != adapter->rss_queues) {
3010 adapter->rss_queues = count;
3011 igb_set_flag_queue_pairs(adapter, max_combined);
3013 /* Hardware has to reinitialize queues and interrupts to
3014 * match the new configuration.
3016 return igb_reinit_queues(adapter);
3022 static const struct ethtool_ops igb_ethtool_ops = {
3023 .get_settings = igb_get_settings,
3024 .set_settings = igb_set_settings,
3025 .get_drvinfo = igb_get_drvinfo,
3026 .get_regs_len = igb_get_regs_len,
3027 .get_regs = igb_get_regs,
3028 .get_wol = igb_get_wol,
3029 .set_wol = igb_set_wol,
3030 .get_msglevel = igb_get_msglevel,
3031 .set_msglevel = igb_set_msglevel,
3032 .nway_reset = igb_nway_reset,
3033 .get_link = igb_get_link,
3034 .get_eeprom_len = igb_get_eeprom_len,
3035 .get_eeprom = igb_get_eeprom,
3036 .set_eeprom = igb_set_eeprom,
3037 .get_ringparam = igb_get_ringparam,
3038 .set_ringparam = igb_set_ringparam,
3039 .get_pauseparam = igb_get_pauseparam,
3040 .set_pauseparam = igb_set_pauseparam,
3041 .self_test = igb_diag_test,
3042 .get_strings = igb_get_strings,
3043 .set_phys_id = igb_set_phys_id,
3044 .get_sset_count = igb_get_sset_count,
3045 .get_ethtool_stats = igb_get_ethtool_stats,
3046 .get_coalesce = igb_get_coalesce,
3047 .set_coalesce = igb_set_coalesce,
3048 .get_ts_info = igb_get_ts_info,
3049 .get_rxnfc = igb_get_rxnfc,
3050 .set_rxnfc = igb_set_rxnfc,
3051 .get_eee = igb_get_eee,
3052 .set_eee = igb_set_eee,
3053 .get_module_info = igb_get_module_info,
3054 .get_module_eeprom = igb_get_module_eeprom,
3055 .get_rxfh_indir_size = igb_get_rxfh_indir_size,
3056 .get_rxfh = igb_get_rxfh,
3057 .set_rxfh = igb_set_rxfh,
3058 .get_channels = igb_get_channels,
3059 .set_channels = igb_set_channels,
3060 .begin = igb_ethtool_begin,
3061 .complete = igb_ethtool_complete,
3064 void igb_set_ethtool_ops(struct net_device *netdev)
3066 netdev->ethtool_ops = &igb_ethtool_ops;