Bug fix.
[kvmfornfv.git] / kernel / arch / powerpc / boot / dcr.h
1 #ifndef _PPC_BOOT_DCR_H_
2 #define _PPC_BOOT_DCR_H_
3
4 #define mfdcr(rn) \
5         ({      \
6                 unsigned long rval; \
7                 asm volatile("mfdcr %0,%1" : "=r"(rval) : "i"(rn)); \
8                 rval; \
9         })
10 #define mtdcr(rn, val) \
11         asm volatile("mtdcr %0,%1" : : "i"(rn), "r"(val))
12 #define mfdcrx(rn) \
13         ({      \
14                 unsigned long rval; \
15                 asm volatile("mfdcrx %0,%1" : "=r"(rval) : "r"(rn)); \
16                 rval; \
17         })
18 #define mtdcrx(rn, val) \
19         ({      \
20                 asm volatile("mtdcrx %0,%1" : : "r"(rn), "r" (val)); \
21         })
22
23 /* 440GP/440GX SDRAM controller DCRs */
24 #define DCRN_SDRAM0_CFGADDR                             0x010
25 #define DCRN_SDRAM0_CFGDATA                             0x011
26
27 #define SDRAM0_READ(offset) ({\
28         mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
29         mfdcr(DCRN_SDRAM0_CFGDATA); })
30 #define SDRAM0_WRITE(offset, data) ({\
31         mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
32         mtdcr(DCRN_SDRAM0_CFGDATA, data); })
33
34 #define         SDRAM0_B0CR                             0x40
35 #define         SDRAM0_B1CR                             0x44
36 #define         SDRAM0_B2CR                             0x48
37 #define         SDRAM0_B3CR                             0x4c
38
39 static const unsigned long sdram_bxcr[] = { SDRAM0_B0CR, SDRAM0_B1CR,
40                                             SDRAM0_B2CR, SDRAM0_B3CR };
41
42 #define                 SDRAM_CONFIG_BANK_ENABLE        0x00000001
43 #define                 SDRAM_CONFIG_SIZE_MASK          0x000e0000
44 #define                 SDRAM_CONFIG_BANK_SIZE(reg)     \
45         (0x00400000 << ((reg & SDRAM_CONFIG_SIZE_MASK) >> 17))
46
47 /* 440GP External Bus Controller (EBC) */
48 #define DCRN_EBC0_CFGADDR                               0x012
49 #define DCRN_EBC0_CFGDATA                               0x013
50 #define   EBC_NUM_BANKS                                   8
51 #define   EBC_B0CR                                        0x00
52 #define   EBC_B1CR                                        0x01
53 #define   EBC_B2CR                                        0x02
54 #define   EBC_B3CR                                        0x03
55 #define   EBC_B4CR                                        0x04
56 #define   EBC_B5CR                                        0x05
57 #define   EBC_B6CR                                        0x06
58 #define   EBC_B7CR                                        0x07
59 #define   EBC_BXCR(n)                                     (n)
60 #define     EBC_BXCR_BAS                                    0xfff00000
61 #define     EBC_BXCR_BS                                     0x000e0000
62 #define     EBC_BXCR_BANK_SIZE(reg) \
63         (0x100000 << (((reg) & EBC_BXCR_BS) >> 17))
64 #define     EBC_BXCR_BU                                     0x00018000
65 #define       EBC_BXCR_BU_OFF                                 0x00000000
66 #define       EBC_BXCR_BU_RO                                  0x00008000
67 #define       EBC_BXCR_BU_WO                                  0x00010000
68 #define       EBC_BXCR_BU_RW                                  0x00018000
69 #define     EBC_BXCR_BW                                     0x00006000
70 #define   EBC_B0AP                                        0x10
71 #define   EBC_B1AP                                        0x11
72 #define   EBC_B2AP                                        0x12
73 #define   EBC_B3AP                                        0x13
74 #define   EBC_B4AP                                        0x14
75 #define   EBC_B5AP                                        0x15
76 #define   EBC_B6AP                                        0x16
77 #define   EBC_B7AP                                        0x17
78 #define   EBC_BXAP(n)                                     (0x10+(n))
79 #define   EBC_BEAR                                        0x20
80 #define   EBC_BESR                                        0x21
81 #define   EBC_CFG                                         0x23
82 #define   EBC_CID                                         0x24
83
84 /* 440GP Clock, PM, chip control */
85 #define DCRN_CPC0_SR                                    0x0b0
86 #define DCRN_CPC0_ER                                    0x0b1
87 #define DCRN_CPC0_FR                                    0x0b2
88 #define DCRN_CPC0_SYS0                                  0x0e0
89 #define   CPC0_SYS0_TUNE                                  0xffc00000
90 #define   CPC0_SYS0_FBDV_MASK                             0x003c0000
91 #define   CPC0_SYS0_FWDVA_MASK                            0x00038000
92 #define   CPC0_SYS0_FWDVB_MASK                            0x00007000
93 #define   CPC0_SYS0_OPDV_MASK                             0x00000c00
94 #define   CPC0_SYS0_EPDV_MASK                             0x00000300
95 /* Helper macros to compute the actual clock divider values from the
96  * encodings in the CPC0 register */
97 #define   CPC0_SYS0_FBDV(reg) \
98                 ((((((reg) & CPC0_SYS0_FBDV_MASK) >> 18) - 1) & 0xf) + 1)
99 #define   CPC0_SYS0_FWDVA(reg) \
100                 (8 - (((reg) & CPC0_SYS0_FWDVA_MASK) >> 15))
101 #define   CPC0_SYS0_FWDVB(reg) \
102                 (8 - (((reg) & CPC0_SYS0_FWDVB_MASK) >> 12))
103 #define   CPC0_SYS0_OPDV(reg) \
104                 ((((reg) & CPC0_SYS0_OPDV_MASK) >> 10) + 1)
105 #define   CPC0_SYS0_EPDV(reg) \
106                 ((((reg) & CPC0_SYS0_EPDV_MASK) >> 8) + 1)
107 #define   CPC0_SYS0_EXTSL                                 0x00000080
108 #define   CPC0_SYS0_RW_MASK                               0x00000060
109 #define   CPC0_SYS0_RL                                    0x00000010
110 #define   CPC0_SYS0_ZMIISL_MASK                           0x0000000c
111 #define   CPC0_SYS0_BYPASS                                0x00000002
112 #define   CPC0_SYS0_NTO1                                  0x00000001
113 #define DCRN_CPC0_SYS1                                  0x0e1
114 #define DCRN_CPC0_CUST0                                 0x0e2
115 #define DCRN_CPC0_CUST1                                 0x0e3
116 #define DCRN_CPC0_STRP0                                 0x0e4
117 #define DCRN_CPC0_STRP1                                 0x0e5
118 #define DCRN_CPC0_STRP2                                 0x0e6
119 #define DCRN_CPC0_STRP3                                 0x0e7
120 #define DCRN_CPC0_GPIO                                  0x0e8
121 #define DCRN_CPC0_PLB                                   0x0e9
122 #define DCRN_CPC0_CR1                                   0x0ea
123 #define DCRN_CPC0_CR0                                   0x0eb
124 #define   CPC0_CR0_SWE                                    0x80000000
125 #define   CPC0_CR0_CETE                                   0x40000000
126 #define   CPC0_CR0_U1FCS                                  0x20000000
127 #define   CPC0_CR0_U0DTE                                  0x10000000
128 #define   CPC0_CR0_U0DRE                                  0x08000000
129 #define   CPC0_CR0_U0DC                                   0x04000000
130 #define   CPC0_CR0_U1DTE                                  0x02000000
131 #define   CPC0_CR0_U1DRE                                  0x01000000
132 #define   CPC0_CR0_U1DC                                   0x00800000
133 #define   CPC0_CR0_U0EC                                   0x00400000
134 #define   CPC0_CR0_U1EC                                   0x00200000
135 #define   CPC0_CR0_UDIV_MASK                              0x001f0000
136 #define   CPC0_CR0_UDIV(reg) \
137                 ((((reg) & CPC0_CR0_UDIV_MASK) >> 16) + 1)
138 #define DCRN_CPC0_MIRQ0                                 0x0ec
139 #define DCRN_CPC0_MIRQ1                                 0x0ed
140 #define DCRN_CPC0_JTAGID                                0x0ef
141
142 #define DCRN_MAL0_CFG                                   0x180
143 #define MAL_RESET 0x80000000
144
145 /* 440EP Clock/Power-on Reset regs */
146 #define DCRN_CPR0_ADDR  0xc
147 #define DCRN_CPR0_DATA  0xd
148 #define CPR0_PLLD0      0x60
149 #define CPR0_OPBD0      0xc0
150 #define CPR0_PERD0      0xe0
151 #define CPR0_PRIMBD0    0xa0
152 #define CPR0_SCPID      0x120
153 #define CPR0_PLLC0      0x40
154
155 /* 405GP Clocking/Power Management/Chip Control regs */
156 #define DCRN_CPC0_PLLMR 0xb0
157 #define DCRN_405_CPC0_CR0 0xb1
158 #define DCRN_405_CPC0_CR1 0xb2
159 #define DCRN_405_CPC0_PSR 0xb4
160
161 /* 405EP Clocking/Power Management/Chip Control regs */
162 #define DCRN_CPC0_PLLMR0  0xf0
163 #define DCRN_CPC0_PLLMR1  0xf4
164 #define DCRN_CPC0_UCR     0xf5
165
166 /* 440GX/405EX Clock Control reg */
167 #define DCRN_CPR0_CLKUPD                                0x020
168 #define DCRN_CPR0_PLLC                                  0x040
169 #define DCRN_CPR0_PLLD                                  0x060
170 #define DCRN_CPR0_PRIMAD                                0x080
171 #define DCRN_CPR0_PRIMBD                                0x0a0
172 #define DCRN_CPR0_OPBD                                  0x0c0
173 #define DCRN_CPR0_PERD                                  0x0e0
174 #define DCRN_CPR0_MALD                                  0x100
175
176 #define DCRN_SDR0_CONFIG_ADDR   0xe
177 #define DCRN_SDR0_CONFIG_DATA   0xf
178
179 /* SDR read/write helper macros */
180 #define SDR0_READ(offset) ({\
181         mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
182         mfdcr(DCRN_SDR0_CONFIG_DATA); })
183 #define SDR0_WRITE(offset, data) ({\
184         mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
185         mtdcr(DCRN_SDR0_CONFIG_DATA, data); })
186
187 #define DCRN_SDR0_UART0         0x0120
188 #define DCRN_SDR0_UART1         0x0121
189 #define DCRN_SDR0_UART2         0x0122
190 #define DCRN_SDR0_UART3         0x0123
191
192
193 /* CPRs read/write helper macros - based off include/asm-ppc/ibm44x.h */
194
195 #define DCRN_CPR0_CFGADDR                               0xc
196 #define DCRN_CPR0_CFGDATA                               0xd
197
198 #define CPR0_READ(offset) ({\
199         mtdcr(DCRN_CPR0_CFGADDR, offset); \
200         mfdcr(DCRN_CPR0_CFGDATA); })
201 #define CPR0_WRITE(offset, data) ({\
202         mtdcr(DCRN_CPR0_CFGADDR, offset); \
203         mtdcr(DCRN_CPR0_CFGDATA, data); })
204
205
206
207 #endif  /* _PPC_BOOT_DCR_H_ */